5秒后页面跳转
GS81302S18E-300I PDF预览

GS81302S18E-300I

更新时间: 2023-11-02 19:29:12
品牌 Logo 应用领域
GSI /
页数 文件大小 规格书
35页 1322K
描述
165 BGA

GS81302S18E-300I 数据手册

 浏览型号GS81302S18E-300I的Datasheet PDF文件第2页浏览型号GS81302S18E-300I的Datasheet PDF文件第3页浏览型号GS81302S18E-300I的Datasheet PDF文件第4页浏览型号GS81302S18E-300I的Datasheet PDF文件第5页浏览型号GS81302S18E-300I的Datasheet PDF文件第6页浏览型号GS81302S18E-300I的Datasheet PDF文件第7页 
GS81302S08/09/18/36E-375/350/333/300/250  
144Mb SigmaSIOTM DDR -II  
Burst of 2 SRAM  
375 MHz–250 MHz  
165-Bump BGA  
Commercial Temp  
Industrial Temp  
1.8 V V  
DD  
1.8 V and 1.5 V I/O  
Features  
• Simultaneous Read and Write SigmaSIO™ Interface  
• JEDEC-standard pinout and package  
• Dual Double Data Rate interface  
• Byte Write controls sampled at data-in time  
• DLL circuitry for wide output data valid window and future  
frequency scaling  
• Burst of 2 Read and Write  
• 1.8 V +100/–100 mV core power supply  
• 1.5 V or 1.8 V HSTL Interface  
• Pipelined read operation  
• Fully coherent read and write pipelines  
• ZQ mode pin for programmable output drive strength  
• IEEE 1149.1 JTAG-compliant Boundary Scan  
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package  
• RoHS-compliant 165-bump BGA package available  
Bottom View  
165-Bump, 15 mm x 17 mm BGA  
1 mm Bump Pitch, 11 x 15 Bump Array  
JEDEC Std. MO-216, Variation CAB-1  
K clocks are routed internally to fire the output registers  
instead. Each Burst of 2 SigmaSIO DDR-II SRAM also  
supplies Echo Clock outputs, CQ and CQ, which are  
synchronized with read data output. When used in a source  
synchronous clocking scheme, the Echo Clock outputs can be  
used to fire input registers at the data’s destination.  
SigmaSIOFamily Overview  
GS81302S08/09/18/36 are built in compliance with the  
SigmaSIO DDR-II SRAM pinout standard for Separate I/O  
synchronous SRAMs. They are 150,994,944-bit (144Mb)  
SRAMs. These are the first in a family of wide, very low  
voltage HSTL I/O SRAMs designed to operate at the speeds  
needed to implement economical high performance  
networking systems.  
Each internal read and write operation in a SigmaSIO DDR-II  
B2 RAM is two times wider than the device I/O bus. An input  
data bus de-multiplexer is used to accumulate incoming data  
before it is simultaneously written to the memory array. An  
output data multiplexer is used to capture the data produced  
from a single memory array read and then route it to the  
appropriate output drivers as needed. Therefore, the address  
field of a SigmaSIO DDR-II B2 is always one address pin less  
than the advertised index depth (e.g., the 16M x 8 has an 8M  
addressable index).  
Clocking and Addressing Schemes  
A Burst of 2 SigmaSIO DDR-II SRAM is a synchronous  
device. It employs dual input register clock inputs, K and K.  
The device also allows the user to manipulate the output  
register clock input quasi independently with dual output  
register clock inputs, C and C. If the C clocks are tied high, the  
Parameter Synopsis  
-375  
-350  
2.86 ns  
0.45 ns  
-333  
3.0 ns  
0.45 ns  
-300  
3.3 ns  
0.45 ns  
-250  
4.0 ns  
0.45 ns  
tKHKH  
tKHQV  
2.66 ns  
0.45 ns  
Rev: 1.03b 12/2011  
1/35  
© 2011, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS81302S18E-300I相关器件

型号 品牌 描述 获取价格 数据表
GS81302S18E-333 GSI 165 BGA

获取价格

GS81302S18E-333I GSI 165 BGA

获取价格

GS81302S18E-350 GSI 165 BGA

获取价格

GS81302S18E-350I GSI 165 BGA

获取价格

GS81302S18E-375 GSI DDR SRAM, 8MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, MO-216CAB-1, FPBGA-165

获取价格

GS81302S18E-375I GSI DDR SRAM, 8MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, MO-216CAB-1, FPBGA-165

获取价格