5秒后页面跳转
GAL20VP8B-15LP PDF预览

GAL20VP8B-15LP

更新时间: 2024-11-09 22:08:31
品牌 Logo 应用领域
莱迪思 - LATTICE 可编程逻辑器件光电二极管输入元件时钟
页数 文件大小 规格书
17页 262K
描述
High-Speed E2CMOS PLD Generic Array Logic

GAL20VP8B-15LP 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:DIP包装说明:DIP, DIP24,.3
针数:24Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.77其他特性:REGISTER PRELOAD; POWER-UP RESET
架构:PAL-TYPE最大时钟频率:55.5 MHz
JESD-30 代码:R-PDIP-T24JESD-609代码:e0
长度:31.855 mm专用输入次数:12
I/O 线路数量:8输入次数:20
输出次数:8产品条款数:64
端子数量:24最高工作温度:75 °C
最低工作温度:组织:12 DEDICATED INPUTS, 8 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装等效代码:DIP24,.3
封装形状:RECTANGULAR封装形式:IN-LINE
峰值回流温度(摄氏度):225电源:5 V
可编程逻辑类型:EE PLD传播延迟:15 ns
认证状态:Not Qualified座面最大高度:4.57 mm
子类别:Programmable Logic Devices最大供电电压:5.25 V
最小供电电压:4.75 V标称供电电压:5 V
表面贴装:NO技术:CMOS
温度等级:COMMERCIAL EXTENDED端子面层:Tin/Lead (Sn85Pb15)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:7.62 mmBase Number Matches:1

GAL20VP8B-15LP 数据手册

 浏览型号GAL20VP8B-15LP的Datasheet PDF文件第2页浏览型号GAL20VP8B-15LP的Datasheet PDF文件第3页浏览型号GAL20VP8B-15LP的Datasheet PDF文件第4页浏览型号GAL20VP8B-15LP的Datasheet PDF文件第5页浏览型号GAL20VP8B-15LP的Datasheet PDF文件第6页浏览型号GAL20VP8B-15LP的Datasheet PDF文件第7页 
GAL20VP8  
High-Speed E2CMOS PLD  
Generic Array Logic™  
Features  
Functional Block Diagram  
• HIGH DRIVE E2CMOS® GAL® DEVICE  
— TTL Compatible 64 mA Output Drive  
— 15 ns Maximum Propagation Delay  
— Fmax = 80 MHz  
I/CLK  
I
I
IMUX  
CLK  
— 10 ns Maximum from Clock Input to Data Output  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
— UltraMOS® Advanced CMOS Technology  
8
8
OLMC  
I
• ENHANCED INPUT AND OUTPUT FEATURES  
— Schmitt Trigger Inputs  
— Programmable Open-Drain or Totem-Pole Outputs  
— Active Pull-Ups on All Inputs and I/O pins  
• E2 CELL TECHNOLOGY  
— Reconfigurable Logic  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
I
8
8
8
I
I
I
I
I
— Reprogrammable Cells  
— 100% Tested/100% Yields  
— High Speed Electrical Erasure (<100ms)  
— 20 Year Data Retention  
• EIGHT OUTPUT LOGIC MACROCELLS  
— Maximum Flexibility for Complex Logic Designs  
— Programmable Output Polarity  
8
8
8
— Architecturally Compatible with Standard GAL20V8  
• PRELOAD AND POWER-ON RESET OF ALL REGISTERS  
— 100% Functional Testability  
• APPLICATIONS INCLUDE:  
— Ideal for Bus Control & Bus Arbitration Logic  
— Bus Address Decode Logic  
— Memory Address, Data and Control Circuits  
— DMA Control  
OLMC  
IMUX  
I
I
OE  
I
I/OE  
• ELECTRONIC SIGNATURE FOR IDENTIFICATION  
Description  
Pin Configuration  
The GAL20VP8, with 64 mA drive capability and 15 ns maximum  
propagation delay time is ideal for Bus and Memory control appli-  
PLCC  
DIP  
cations.  
The GAL20VP8 is manufactured using Lattice  
Semiconductor's advanced E2CMOS process which combines  
CMOS with Electrically Erasable (E2) floating gate technology. High  
speed erase times (<100ms) allow the devices to be reprogrammed  
quickly and efficiently.  
1
I
I
24  
I/CLK  
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
GND  
I
4
2
28  
26  
GAL  
System bus and memory interfaces require control logic before  
driving the bus or memory interface signals. The GAL20VP8  
combines the familiar GAL20V8 architecture with bus drivers as  
its outputs. The generic architecture provides maximum design flex-  
ibility by allowing the Output Logic Macrocell (OLMC) to be con-  
figured by the user. The 64mAoutput drive eliminates the need for  
additional devices to provide bus-driving capability.  
5
7
25  
I
I/O/Q  
I/O/Q  
I
I
I
20VP8  
Vcc  
23 I/O/Q  
NC  
GAL20VP8  
Top View  
Vcc  
6
NC  
18  
I
I
I
9
21  
GND  
I/O/Q  
I/O/Q  
I
I
I/O/Q  
I/O/Q  
I/O/Q  
11  
19  
18  
12  
14  
16  
I
Unique test circuitry and reprogrammable cells allow completeAC,  
DC, and functional testing during manufacture. As a result,  
Lattice Semiconductor delivers 100% field programmability and  
functionality of all GAL products. In addition, 100 erase/write cycles  
and data retention in excess of 20 years are specified.  
I
I
I/O/Q  
I
12  
13  
I/OE  
Copyright © 1997 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
December 1997  
20vp8_03  
1

与GAL20VP8B-15LP相关器件

型号 品牌 获取价格 描述 数据表
GAL20VP8B-25LJ LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20VP8B-25LP LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20XV10 LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20XV10B-10LJ LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20XV10B-10LP LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20XV10B-15LJ LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20XV10B-15LJI LATTICE

获取价格

EE PLD, 15ns, PAL-Type, CMOS, PQCC28, PLASTIC, LCC-28
GAL20XV10B-15LP LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic
GAL20XV10B-15LPI LATTICE

获取价格

EE PLD, 15ns, PAL-Type, CMOS, PDIP24, PLASTIC, DIP-24
GAL20XV10B-20LJ LATTICE

获取价格

High-Speed E2CMOS PLD Generic Array Logic