5秒后页面跳转
GAL20V8C-5LJN PDF预览

GAL20V8C-5LJN

更新时间: 2024-09-21 04:19:15
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
25页 578K
描述
High Performance E2CMOS PLD Generic Array Logic⑩

GAL20V8C-5LJN 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QLCC包装说明:LEAD FREE, PLASTIC, LCC-28
针数:28Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.64其他特性:REGISTER PRELOAD; POWER-UP RESET
架构:PAL-TYPE最大时钟频率:142.8 MHz
JESD-30 代码:S-PQCC-J28JESD-609代码:e3
长度:11.5062 mm湿度敏感等级:1
专用输入次数:12I/O 线路数量:8
输入次数:20输出次数:8
产品条款数:64端子数量:28
最高工作温度:75 °C最低工作温度:
组织:12 DEDICATED INPUTS, 8 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC28,.5SQ封装形状:SQUARE
封装形式:CHIP CARRIER峰值回流温度(摄氏度):245
电源:5 V可编程逻辑类型:EE PLD
传播延迟:5 ns认证状态:Not Qualified
座面最大高度:4.572 mm子类别:Programmable Logic Devices
最大供电电压:5.25 V最小供电电压:4.75 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL EXTENDED
端子面层:Matte Tin (Sn)端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:40宽度:11.5062 mm
Base Number Matches:1

GAL20V8C-5LJN 数据手册

 浏览型号GAL20V8C-5LJN的Datasheet PDF文件第2页浏览型号GAL20V8C-5LJN的Datasheet PDF文件第3页浏览型号GAL20V8C-5LJN的Datasheet PDF文件第4页浏览型号GAL20V8C-5LJN的Datasheet PDF文件第5页浏览型号GAL20V8C-5LJN的Datasheet PDF文件第6页浏览型号GAL20V8C-5LJN的Datasheet PDF文件第7页 
GAL20V8  
High Performance E2CMOS PLD  
Generic Array Logic™  
Features  
Functional Block Diagram  
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
— 5 ns Maximum Propagation Delay  
— Fmax = 166 MHz  
I/CLK  
I
IMUX  
I
CLK  
— 4 ns Maximum from Clock Input to Data Output  
— UltraMOS® Advanced CMOS Technology  
I/O/Q  
8
8
OLMC  
I
I
I
I
• 50% to 75% REDUCTION IN POWER FROM BIPOLAR  
— 75mA Typ Icc on Low Power Device  
— 45mA Typ Icc on Quarter Power Device  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
• ACTIVE PULL-UPS ON ALL PINS  
• E2 CELL TECHNOLOGY  
— Reconfigurable Logic  
— Reprogrammable Cells  
— 100% Tested/100% Yields  
— High Speed Electrical Erasure (<100ms)  
— 20 Year Data Retention  
8
8
8
• EIGHT OUTPUT LOGIC MACROCELLS  
— Maximum Flexibility for Complex Logic Designs  
— Programmable Output Polarity  
I
I
— Also Emulates 24-pin PAL® Devices with Full Function/  
Fuse Map/Parametric Compatibility  
8
8
8
• PRELOAD AND POWER-ON RESET OF ALL REGISTERS  
— 100% Functional Testability  
I
• APPLICATIONS INCLUDE:  
— DMA Control  
— State Machine Control  
— High Speed Graphics Processing  
— Standard Logic Speed Upgrade  
OLMC  
IMUX  
I
I
OE  
I
I/OE  
• ELECTRONIC SIGNATURE FOR IDENTIFICATION  
• LEAD-FREE PACKAGE OPTIONS  
Description  
Pin Configuration  
The GAL20V8C, at 5ns maximum propagation delay time, com-  
bines a high performance CMOS process with Electrically Eras-  
able (E2) floating gate technology to provide the highest speed  
performance available in the PLD market. High speed erase times  
(<100ms) allow the devices to be reprogrammed quickly and ef-  
ficiently.  
DIP  
PLCC  
1
Vcc  
24  
I/CLK  
I
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I
I
I
I
I
GAL  
4
2
28  
26  
The generic architecture provides maximum design flexibility by  
allowing the Output Logic Macrocell (OLMC) to be configured by  
the user. An important subset of the many architecture configura-  
tions possible with the GAL20V8 are the PAL architectures listed  
in the table of the macrocell description section. GAL20V8 devices  
are capable of emulating any of these PAL architectures with full  
function/fuse map/parametric compatibility.  
20V8  
5
7
I
I
I
25 I/O/Q  
I/O/Q  
23  
6
I/O/Q  
NC  
GAL20V8  
Top View  
NC  
18  
I
I
I
I
I
9
21 I/O/Q  
I/O/Q  
I
I
I
11  
19  
18  
I/O/Q  
12  
14  
16  
Unique test circuitry and reprogrammable cells allow completeAC,  
DC, and functional testing during manufacture. As a result, Lattice  
Semiconductor delivers 100% field programmability and function-  
ality of all GAL products. In addition, 100 erase/write cycles and  
data retention in excess of 20 years are specified.  
12  
13 I/OE  
GND  
Copyright © 2006 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
August 2006  
20v8_07  
1

与GAL20V8C-5LJN相关器件

型号 品牌 获取价格 描述 数据表
GAL20V8C-7LJ LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL20V8C-7LJN LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL20V8QS-10LMC ETC

获取价格

Electrically-Erasable PLD
GAL20V8QS-10LMI ETC

获取价格

Electrically-Erasable PLD
GAL20V8QS-15LMC ETC

获取价格

Electrically-Erasable PLD
GAL20V8QS-15LMI ETC

获取价格

Electrically-Erasable PLD
GAL20V8QS-15LNI ETC

获取价格

Electrically-Erasable PLD
GAL20V8QS-20LNC ROCHESTER

获取价格

EE PLD, 20 ns, PDIP24, 0.300 INCH, SKINNY, PLASTIC, DIP-24
GAL20V8QS20LNI ETC

获取价格

Electrically-Erasable PLD
GAL20V8QS-20LVI ROCHESTER

获取价格

EE PLD, 20 ns, PQCC28, PLASTIC, LCC-28