5秒后页面跳转
GAL16V8D-25LPN PDF预览

GAL16V8D-25LPN

更新时间: 2024-09-19 03:55:51
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
24页 650K
描述
High Performance E2CMOS PLD Generic Array Logic⑩

GAL16V8D-25LPN 数据手册

 浏览型号GAL16V8D-25LPN的Datasheet PDF文件第2页浏览型号GAL16V8D-25LPN的Datasheet PDF文件第3页浏览型号GAL16V8D-25LPN的Datasheet PDF文件第4页浏览型号GAL16V8D-25LPN的Datasheet PDF文件第5页浏览型号GAL16V8D-25LPN的Datasheet PDF文件第6页浏览型号GAL16V8D-25LPN的Datasheet PDF文件第7页 
GAL16V8  
High Performance E2CMOS PLD  
Generic Array Logic™  
Features  
Functional Block Diagram  
I/CLK  
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
— 3.5 ns Maximum Propagation Delay  
— Fmax = 250 MHz  
CLK  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
8
8
OLMC  
— 3.0 ns Maximum from Clock Input to Data Output  
— UltraMOS® Advanced CMOS Technology  
I
I
I
I
I
I
I
I
• 50% to 75% REDUCTION IN POWER FROM BIPOLAR  
— 75mA Typ Icc on Low Power Device  
— 45mA Typ Icc on Quarter Power Device  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
• ACTIVE PULL-UPS ON ALL PINS  
8
8
8
8
8
8
• E2 CELL TECHNOLOGY  
— Reconfigurable Logic  
— Reprogrammable Cells  
— 100% Tested/100% Yields  
— High Speed Electrical Erasure (<100ms)  
— 20 Year Data Retention  
• EIGHT OUTPUT LOGIC MACROCELLS  
— Maximum Flexibility for Complex Logic Designs  
— Programmable Output Polarity  
— Also Emulates 20-pin PAL® Devices with Full  
Function/Fuse Map/Parametric Compatibility  
• PRELOAD AND POWER-ON RESET OF ALL REGISTERS  
— 100% Functional Testability  
• APPLICATIONS INCLUDE:  
— DMA Control  
— State Machine Control  
— High Speed Graphics Processing  
— Standard Logic Speed Upgrade  
I/O/Q  
I/OE  
OE  
• ELECTRONIC SIGNATURE FOR IDENTIFICATION  
• LEAD-FREE PACKAGE OPTIONS  
Pin Configuration  
PLCC  
Description  
I
I
I/CLK Vcc I/O/Q  
2
20  
DIP  
18  
16  
I/O/Q  
4
6
I
The GAL16V8, at 3.5 ns maximum propagation delay time, com-  
bines a high performance CMOS process with Electrically Eras-  
able (E2) floating gate technology to provide the highest speed  
performance available in the PLD market. High speed erase times  
(<100ms) allow the devices to be reprogrammed quickly and ef-  
ficiently.  
I/O/Q  
I/O/Q  
I
1
20  
Vcc  
I/CLK  
GAL16V8  
Top View  
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/OE  
I
I/O/Q  
I/O/Q  
I
I
I
GAL  
14  
I
8
9
I
11  
13  
The generic architecture provides maximum design flexibility by  
allowing the Output Logic Macrocell (OLMC) to be configured by  
the user. An important subset of the many architecture configura-  
tions possible with the GAL16V8 are the PAL architectures listed  
in the table of the macrocell description section. GAL16V8 devices  
are capable of emulating any of these PAL architectures with full  
function/fuse map/parametric compatibility.  
16V8  
GND I/OE I/O/Q I/O/Q  
5
I
I
SOIC  
15  
I/CLK  
I
1
20  
Vcc  
I
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/OE  
I
I
GAL  
16V8  
Top  
5
I
I
I
Unique test circuitry and reprogrammable cells allow completeAC,  
DC, and functional testing during manufacture. As a result, Lattice  
Semiconductor delivers 100% field programmability and function-  
ality of all GAL products. In addition, 100 erase/write cycles and  
data retention in excess of 20 years are specified.  
15  
11  
10  
11  
GND  
I
I
View  
I
10  
GND  
Copyright © 2006 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
August 2006  
1
16v8_11  

GAL16V8D-25LPN 替代型号

型号 品牌 替代类型 描述 数据表
PALCE16V8H-25PC/4 LATTICE

完全替代

EE CMOS Zero-Power 20-Pin Universal Programmable Array Logic
GAL16V8D-25LP LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QPN LATTICE

类似代替

High Performance E2CMOS PLD Generic Array Log

与GAL16V8D-25LPN相关器件

型号 品牌 获取价格 描述 数据表
GAL16V8D-25LPNI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25LS LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QJ LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QJI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QJN LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25QJNI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25QP LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QPI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QPN LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25QPNI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log