5秒后页面跳转
GAL16V8D-25LJ PDF预览

GAL16V8D-25LJ

更新时间: 2024-09-19 22:16:31
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
22页 315K
描述
High Performance E2CMOS PLD Generic Array Logic

GAL16V8D-25LJ 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QLCC
包装说明:PLASTIC, LCC-20针数:20
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:8.64
架构:PAL-TYPE最大时钟频率:37 MHz
JESD-30 代码:S-PQCC-J20JESD-609代码:e0
长度:8.9662 mm湿度敏感等级:1
专用输入次数:8I/O 线路数量:8
输入次数:18输出次数:8
产品条款数:64端子数量:20
最高工作温度:70 °C最低工作温度:
组织:8 DEDICATED INPUTS, 8 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC20,.4SQ封装形状:SQUARE
封装形式:CHIP CARRIER峰值回流温度(摄氏度):225
电源:5 V可编程逻辑类型:EE PLD
传播延迟:25 ns认证状态:Not Qualified
座面最大高度:4.572 mm子类别:Programmable Logic Devices
最大供电电压:5.25 V最小供电电压:4.75 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:8.9662 mm
Base Number Matches:1

GAL16V8D-25LJ 数据手册

 浏览型号GAL16V8D-25LJ的Datasheet PDF文件第2页浏览型号GAL16V8D-25LJ的Datasheet PDF文件第3页浏览型号GAL16V8D-25LJ的Datasheet PDF文件第4页浏览型号GAL16V8D-25LJ的Datasheet PDF文件第5页浏览型号GAL16V8D-25LJ的Datasheet PDF文件第6页浏览型号GAL16V8D-25LJ的Datasheet PDF文件第7页 
GAL16V8  
High Performance E2CMOS PLD  
Generic Array Logic™  
Features  
Functional Block Diagram  
I/CLK  
HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
3.5 ns Maximum Propagation Delay  
Fmax = 250 MHz  
CLK  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
8
8
OLMC  
3.0 ns Maximum from Clock Input to Data Output  
UltraMOS® Advanced CMOS Technology  
I
I
I
I
I
I
I
I
50% to 75% REDUCTION IN POWER FROM BIPOLAR  
75mA Typ Icc on Low Power Device  
45mA Typ Icc on Quarter Power Device  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
OLMC  
ACTIVE PULL-UPS ON ALL PINS  
E2 CELL TECHNOLOGY  
Reconfigurable Logic  
Reprogrammable Cells  
100% Tested/100% Yields  
High Speed Electrical Erasure (<100ms)  
20 Year Data Retention  
8
8
8
8
8
8
EIGHT OUTPUT LOGIC MACROCELLS  
Maximum Flexibility for Complex Logic Designs  
Programmable Output Polarity  
Also Emulates 20-pin PAL® Devices with Full  
Function/Fuse Map/Parametric Compatibility  
PRELOAD AND POWER-ON RESET OF ALL REGISTERS  
100% Functional Testability  
APPLICATIONS INCLUDE:  
DMA Control  
State Machine Control  
High Speed Graphics Processing  
Standard Logic Speed Upgrade  
I/O/Q  
I/OE  
OE  
ELECTRONIC SIGNATURE FOR IDENTIFICATION  
Pin Configuration  
PLCC  
I/CLK Vcc I/O/Q  
Description  
I
I
2
20  
The GAL16V8, at 3.5 ns maximum propagation delay time, com-  
bines a high performance CMOS process with Electrically Eras-  
able (E2) floating gate technology to provide the highest speed  
performance available in the PLD market. High speed erase times  
(<100ms) allow the devices to be reprogrammed quickly and ef-  
ficiently.  
DIP  
18  
16  
I/O/Q  
4
6
I
I/O/Q  
I/O/Q  
I
1
20  
Vcc  
I/CLK  
GAL16V8  
Top View  
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/OE  
I
I/O/Q  
I/O/Q  
I
I
I
GAL  
14  
I
8
The generic architecture provides maximum design flexibility by  
allowing the Output Logic Macrocell (OLMC) to be configured by  
the user. An important subset of the many architecture configura-  
tions possible with the GAL16V8 are the PAL architectures listed  
in the table of the macrocell description section. GAL16V8 devices  
are capable of emulating any of these PAL architectures with full  
function/fuse map/parametric compatibility.  
9
I
11  
13  
16V8  
GND I/OE I/O/Q I/O/Q  
5
I
I
SOIC  
15  
I/CLK  
I
1
20  
Vcc  
I
I
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/O/Q  
I/OE  
I
I
GAL  
16V8  
Top  
Unique test circuitry and reprogrammable cells allow complete AC,  
DC, and functional testing during manufacture. As a result, Lattice  
Semiconductor delivers 100% field programmability and function-  
ality of all GAL products. In addition, 100 erase/write cycles and  
data retention in excess of 20 years are specified.  
5
I
I
I
15  
11  
10  
11  
GND  
View  
I
I
I
10  
GND  
Copyright © 2001 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
May 2001  
1
16v8_08  

GAL16V8D-25LJ 替代型号

型号 品牌 替代类型 描述 数据表
GAL16V8D-25LJN LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25QJN LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25QJ LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Logic

与GAL16V8D-25LJ相关器件

型号 品牌 获取价格 描述 数据表
GAL16V8D-25LJI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25LJN LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25LJNI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D25LP ETC

获取价格

IC-CMOS PLD
GAL16V8D-25LP LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25LPI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25LPN LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25LPNI LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25LS LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic
GAL16V8D-25QJ LATTICE

获取价格

High Performance E2CMOS PLD Generic Array Logic