5秒后页面跳转
EPM7064STI100-7 PDF预览

EPM7064STI100-7

更新时间: 2024-11-01 12:26:35
品牌 Logo 应用领域
阿尔特拉 - ALTERA 可编程逻辑器件输入元件LTE时钟
页数 文件大小 规格书
66页 1497K
描述
Programmable Logic Device Family

EPM7064STI100-7 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Transferred零件包装代码:QFP
包装说明:TQFP-100针数:100
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:3.11其他特性:64 MACROCELLS; 4 LABS; CONFIGURABLE I/O OPERATION WITH 3.3V OR 5V
最大时钟频率:166.7 MHz系统内可编程:YES
JESD-30 代码:S-PQFP-G100JESD-609代码:e0
JTAG BST:YES长度:14 mm
湿度敏感等级:3专用输入次数:
I/O 线路数量:68宏单元数:64
端子数量:100最高工作温度:85 °C
最低工作温度:-40 °C组织:0 DEDICATED INPUTS, 68 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:LFQFP封装等效代码:TQFP100,.63SQ
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度):235电源:3.3/5,5 V
可编程逻辑类型:EE PLD传播延迟:7.5 ns
认证状态:Not Qualified座面最大高度:1.27 mm
子类别:Programmable Logic Devices最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:14 mmBase Number Matches:1

EPM7064STI100-7 数据手册

 浏览型号EPM7064STI100-7的Datasheet PDF文件第2页浏览型号EPM7064STI100-7的Datasheet PDF文件第3页浏览型号EPM7064STI100-7的Datasheet PDF文件第4页浏览型号EPM7064STI100-7的Datasheet PDF文件第5页浏览型号EPM7064STI100-7的Datasheet PDF文件第6页浏览型号EPM7064STI100-7的Datasheet PDF文件第7页 
MAX 7000  
Programmable Logic  
Device Family  
®
September 2005, ver. 6.7  
Data Sheet  
High-performance, EEPROM-based programmable logic devices  
(PLDs) based on second-generation MAX® architecture  
5.0-V in-system programmability (ISP) through the built-in  
IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface available in  
MAX 7000S devices  
Features...  
ISP circuitry compatible with IEEE Std. 1532  
Includes 5.0-V MAX 7000 devices and 5.0-V ISP-based MAX 7000S  
devices  
Built-in JTAG boundary-scan test (BST) circuitry in MAX 7000S  
devices with 128 or more macrocells  
Complete EPLD family with logic densities ranging from 600 to  
5,000 usable gates (see Tables 1 and 2)  
5-ns pin-to-pin logic delays with up to 175.4-MHz counter  
frequencies (including interconnect)  
PCI-compliant devices available  
For information on in-system programmable 3.3-V MAX 7000A or 2.5-V  
MAX 7000B devices, see the MAX 7000A Programmable Logic Device Family  
Data Sheet or the MAX 7000B Programmable Logic Device Family Data  
Sheet.  
f
Table 1. MAX 7000 Device Features  
Feature  
EPM7032  
EPM7064  
EPM7096 EPM7128E EPM7160E EPM7192E EPM7256E  
Usable  
600  
1,250  
1,800  
2,500  
3,200  
3,750  
5,000  
gates  
Macrocells  
32  
2
64  
4
96  
6
128  
8
160  
10  
192  
12  
256  
16  
Logic array  
blocks  
Maximum  
36  
68  
76  
100  
104  
124  
164  
user I/O pins  
t
PD (ns)  
tSU (ns)  
FSU (ns)  
tCO1 (ns)  
CNT (MHz)  
6
5
6
5
7.5  
6
7.5  
6
10  
12  
7
12  
7
7
3
t
2.5  
4
2.5  
4
3
3
3
3
4.5  
125.0  
4.5  
125.0  
5
6
6
f
151.5  
151.5  
100.0  
90.9  
90.9  
Altera Corporation  
1
DS-MAX7000-6.7  

EPM7064STI100-7 替代型号

型号 品牌 替代类型 描述 数据表
ATF1504AS-10AC100 ATMEL

完全替代

High- Performance EE CPLD
ATF1504ASL-20AC100 ATMEL

完全替代

High performance Complex Programmable Logic Device
ATF1504AS-15AI100 ATMEL

完全替代

High- Performance EE CPLD

与EPM7064STI100-7相关器件

型号 品牌 获取价格 描述 数据表
EPM7064STI100-7N INTEL

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP100, TQFP-100
EPM7064STI100-7N ALTERA

获取价格

EE PLD, 7.5ns, 64-Cell, CMOS, PQFP100, TQFP-100
EPM7064STI44-15 INTEL

获取价格

EE PLD, 15ns, 64-Cell, CMOS, PQFP44, 1 MM HEIGHT, PLASTIC, TQFP-44
EPM7064STI44-7 ALTERA

获取价格

Programmable Logic Device Family
EPM7064STI44-7N ALTERA

获取价格

Programmable Logic Device Family
EPM7064TC44-10 ALTERA

获取价格

EE PLD, 10ns, 64-Cell, CMOS, PQFP44, 1 MM HEIGHT, TQFP-44
EPM7096 ALTERA

获取价格

Programmable Logic Device Family
EPM7096JC68 ETC

获取价格

UV-Erasable/OTP Complex PLD
EPM7096JC68-2 ETC

获取价格

UV-Erasable/OTP Complex PLD
EPM7096JC68-3 ETC

获取价格

UV-Erasable/OTP Complex PLD