5秒后页面跳转
EP20K400CF672C7N PDF预览

EP20K400CF672C7N

更新时间: 2024-09-20 04:33:55
品牌 Logo 应用领域
英特尔 - INTEL 输入元件可编程逻辑
页数 文件大小 规格书
94页 780K
描述
Loadable PLD, 1.48ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672

EP20K400CF672C7N 技术参数

是否Rohs认证:符合生命周期:Obsolete
包装说明:BGA,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.59
Is Samacsys:NJESD-30 代码:S-PBGA-B672
JESD-609代码:e1长度:27 mm
专用输入次数:4I/O 线路数量:488
端子数量:672最高工作温度:85 °C
最低工作温度:组织:4 DEDICATED INPUTS, 488 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):245
可编程逻辑类型:LOADABLE PLD传播延迟:1.48 ns
认证状态:Not Qualified座面最大高度:3.5 mm
最大供电电压:1.89 V最小供电电压:1.71 V
标称供电电压:1.8 V表面贴装:YES
温度等级:OTHER端子面层:Tin/Silver/Copper (Sn/Ag/Cu)
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:40
宽度:27 mmBase Number Matches:1

EP20K400CF672C7N 数据手册

 浏览型号EP20K400CF672C7N的Datasheet PDF文件第2页浏览型号EP20K400CF672C7N的Datasheet PDF文件第3页浏览型号EP20K400CF672C7N的Datasheet PDF文件第4页浏览型号EP20K400CF672C7N的Datasheet PDF文件第5页浏览型号EP20K400CF672C7N的Datasheet PDF文件第6页浏览型号EP20K400CF672C7N的Datasheet PDF文件第7页 
APEX 20KC  
Programmable Logic  
Device  
®
February 2004 ver. 2.2  
Data Sheet  
Programmable logic device (PLD) manufactured using a 0.15-µm all-  
Features...  
layer copper-metal fabrication process  
25 to 35% faster design performance than APEXTM 20KE devices  
Pin-compatible with APEX 20KE devices  
High-performance, low-power copper interconnect  
MultiCoreTM architecture integrating look-up table (LUT) logic  
and embedded memory  
LUT logic used for register-intensive functions  
Embedded system blocks (ESBs) used to implement memory  
functions, including first-in first-out (FIFO) buffers, dual-port  
RAM, and content-addressable memory (CAM)  
High-density architecture  
200,000 to 1 million typical gates (see Table 1)  
Up to 38,400 logic elements (LEs)  
Up to 327,680 RAM bits that can be used without reducing  
available logic  
Table 1. APEX 20KC Device Features  
Note (1)  
Feature  
EP20K200C  
EP20K400C  
EP20K600C  
EP20K1000C  
Maximum system gates  
Typical gates  
526,000  
200,000  
8,320  
52  
1,052,000  
400,000  
16,640  
104  
1,537,000  
600,000  
24,320  
152  
1,772,000  
1,000,000  
38,400  
160  
LEs  
ESBs  
Maximum RAM bits  
PLLs (2)  
106,496  
2
212,992  
4
311,296  
4
327,680  
4
Speed grades (3)  
Maximum macrocells  
Maximum user I/O pins  
-7, -8, -9  
832  
-7, -8, -9  
1,664  
-7, -8, -9  
2,432  
-7, -8, -9  
2,560  
376  
488  
588  
708  
Notes to Table 1:  
(1) The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to  
57,000 additional gates.  
(2) PLL: phase-locked loop.  
(3) The -7 speed grade provides the fastest performance.  
Altera Corporation  
1
DS-APEX20KC-2.2  

与EP20K400CF672C7N相关器件

型号 品牌 获取价格 描述 数据表
EP20K400CF672C-8 INTEL

获取价格

LOADABLE PLD, 1.78ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672
EP20K400CF672C8N INTEL

获取价格

Loadable PLD, 1.78ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672
EP20K400CF672C-9 INTEL

获取价格

LOADABLE PLD, 2ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672
EP20K400CF672C9N INTEL

获取价格

Loadable PLD, 2ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672
EP20K400CF672I7ES ETC

获取价格

ASIC
EP20K400CF672I-8 ALTERA

获取价格

LOADABLE PLD, 1.78ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672
EP20K400CF672I8ES ETC

获取价格

ASIC
EP20K400CF672I8N ALTERA

获取价格

Loadable PLD, 1.78ns, PBGA672, 27 X 27 MM, 1 MM PITCH, FBGA-672
EP20K400CF672I9ES ETC

获取价格

ASIC
EP20K400E ALTERA

获取价格

Programmable Logic Device Family