5秒后页面跳转
EDE1108AJBG-1 PDF预览

EDE1108AJBG-1

更新时间: 2024-09-18 11:45:07
品牌 Logo 应用领域
尔必达 - ELPIDA 动态存储器双倍数据速率
页数 文件大小 规格书
74页 551K
描述
1G bits DDR2 SDRAM

EDE1108AJBG-1 数据手册

 浏览型号EDE1108AJBG-1的Datasheet PDF文件第2页浏览型号EDE1108AJBG-1的Datasheet PDF文件第3页浏览型号EDE1108AJBG-1的Datasheet PDF文件第4页浏览型号EDE1108AJBG-1的Datasheet PDF文件第5页浏览型号EDE1108AJBG-1的Datasheet PDF文件第6页浏览型号EDE1108AJBG-1的Datasheet PDF文件第7页 
DATA SHEET  
1G bits DDR2 SDRAM  
EDE1108AJBG-1 (128M words × 8 bits)  
EDE1116AJBG-1 (64M words × 16 bits)  
Features  
Specifications  
Density: 1G bits  
Double-data-rate architecture; two data transfers per  
clock cycle  
Organization  
The high-speed data transfer is realized by the 4 bits  
prefetch pipelined architecture  
16M words × 8 bits × 8 banks (EDE1108AJBG)  
8M words × 16 bits × 8 banks (EDE1116AJBG)  
Package  
Bi-directional differential data strobe (DQS and /DQS)  
is transmitted/received with data for capturing data at  
the receiver  
60-ball FBGA (EDE1108AJBG)  
84-ball FBGA (EDE1116AJBG)  
Lead-free (RoHS compliant) and Halogen-free  
Power supply: VDD, VDDQ = 1.8V ± 0.1V  
Data rate  
DQS is edge-aligned with data for READs; center-  
aligned with data for WRITEs  
Differential clock inputs (CK and /CK)  
DLL aligns DQ and DQS transitions with CK  
transitions  
1066Mbps (max.)  
Commands entered on each positive CK edge; data  
and data mask referenced to both edges of DQS  
1KB page size (EDE1108AJBG)  
Row address: A0 to A13  
Data mask (DM) for write data  
Column address: A0 to A9  
2KB page size (EDE1116AJBG)  
Row address: A0 to A12  
Posted /CAS by programmable additive latency for  
better command and data bus efficiency  
Programmable RDQS, /RDQS output for making × 8  
organization compatible to × 4 organization  
Column address: A0 to A9  
Eight internal banks for concurrent operation  
Interface: SSTL_18  
/DQS, (/RDQS) can be disabled for single-ended  
Data Strobe operation  
Burst lengths (BL): 4, 8  
Burst type (BT):  
Off-Chip Driver (OCD) impedance adjustment is not  
supported.  
Sequential (4, 8)  
Interleave (4, 8)  
/CAS Latency (CL): 7  
Precharge: auto precharge option for each burst  
access  
Driver strength: normal, weak  
Refresh: auto-refresh, self-refresh  
Refresh cycles: 8192 cycles/64ms  
Average refresh period  
7.8µs at 0°C TC ≤ +85°C  
3.9µs at +85°C < TC ≤ +95°C  
Operating case temperature range  
TC = 0°C to +95°C  
Document No. E1733E31 (Ver.3.1)  
Date Published November 2011 (K) Japan  
Printed in Japan  
URL: http://www.elpida.com  
Elpida Memory, Inc. 2010-2011  

与EDE1108AJBG-1相关器件

型号 品牌 获取价格 描述 数据表
EDE1108AJBG-1J-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AJBG-8E-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ABSE ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ABSE-4A-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ABSE-5C-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ABSE-6E-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ACBG ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ACBG-5C-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ACBG-6E-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1116ACBG-8E-E ELPIDA

获取价格

1G bits DDR2 SDRAM