5秒后页面跳转
EDE1108AEBG PDF预览

EDE1108AEBG

更新时间: 2024-11-07 06:55:55
品牌 Logo 应用领域
尔必达 - ELPIDA 动态存储器双倍数据速率
页数 文件大小 规格书
78页 623K
描述
1G bits DDR2 SDRAM

EDE1108AEBG 数据手册

 浏览型号EDE1108AEBG的Datasheet PDF文件第2页浏览型号EDE1108AEBG的Datasheet PDF文件第3页浏览型号EDE1108AEBG的Datasheet PDF文件第4页浏览型号EDE1108AEBG的Datasheet PDF文件第5页浏览型号EDE1108AEBG的Datasheet PDF文件第6页浏览型号EDE1108AEBG的Datasheet PDF文件第7页 
PRELIMINARY DATA SHEET  
1G bits DDR2 SDRAM  
EDE1108AEBG (128M words × 8 bits)  
EDE1116AEBG (64M words × 16 bits)  
Features  
Specifications  
Density: 1G bits  
Organization  
Double-data-rate architecture; two data transfers per  
clock cycle  
The high-speed data transfer is realized by the 4 bits  
prefetch pipelined architecture  
16M words × 8 bits × 8 banks (EDE1108AEBG)  
8M words × 16 bits × 8 banks (EDE1116AEBG)  
Package  
60-ball FBGA (EDE1108AEBG)  
84-ball FBGA (EDE1116AEBG)  
Lead-free (RoHS compliant) and Halogen-free  
Power supply: VDD, VDDQ = 1.8V 0.1V  
Data rate  
800Mbps/667Mbps (max.)  
1KB page size (EDE1108AEBG)  
Row address: A0 to A13  
Column address: A0 to A9  
2KB page size (EDE1116AEBG)  
Row address: A0 to A12  
Column address: A0 to A9  
Eight internal banks for concurrent operation  
Interface: SSTL_18  
Bi-directional differential data strobe (DQS and /DQS)  
is transmitted/received with data for capturing data at  
the receiver  
DQS is edge-aligned with data for READs; center-  
aligned with data for WRITEs  
Differential clock inputs (CK and /CK)  
DLL aligns DQ and DQS transitions with CK  
transitions  
Commands entered on each positive CK edge; data  
and data mask referenced to both edges of DQS  
Data mask (DM) for write data  
Posted /CAS by programmable additive latency for  
better command and data bus efficiency  
Off-Chip-Driver Impedance Adjustment and On-Die-  
Termination for better signal quality  
Programmable RDQS, /RDQS output for making × 8  
organization compatible to × 4 organization  
Burst lengths (BL): 4, 8  
Burst type (BT):  
/DQS, (/RDQS) can be disabled for single-ended  
Data Strobe operation  
Sequential (4, 8)  
Interleave (4, 8)  
/CAS Latency (CL): 3, 4, 5, 6  
Precharge: auto precharge option for each burst  
access  
Driver strength: normal/weak  
Refresh: auto-refresh, self-refresh  
Refresh cycles: 8192 cycles/64ms  
Average refresh period  
7.8μs at 0°C TC ≤ +85°C  
3.9μs at +85°C < TC ≤ +95°C  
Operating case temperature range  
TC = 0°C to +95°C  
Document No. E1228E20 (Ver. 2.0)  
Date Published January 2008 (K) Japan  
Printed in Japan  
URL: http://www.elpida.com  
©Elpida Memory, Inc. 2007-2008  

与EDE1108AEBG相关器件

型号 品牌 获取价格 描述 数据表
EDE1108AEBG-6E-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AEBG-8E-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AESE ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AESE-6E-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AESE-6E-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AESE-8E-E ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AESE-8E-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AFBG ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AFBG-6E-F ELPIDA

获取价格

1G bits DDR2 SDRAM
EDE1108AFBG-8E-F ELPIDA

获取价格

1G bits DDR2 SDRAM