5秒后页面跳转
EDD2516AMTA-6B-E PDF预览

EDD2516AMTA-6B-E

更新时间: 2024-11-09 06:55:55
品牌 Logo 应用领域
尔必达 - ELPIDA 动态存储器双倍数据速率
页数 文件大小 规格书
33页 371K
描述
256M bits DDR SDRAM

EDD2516AMTA-6B-E 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSOP2包装说明:TSSOP,
针数:66Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.32.00.24
风险等级:5.27访问模式:FOUR BANK PAGE BURST
最长访问时间:0.7 ns其他特性:AUTO/SELF REFRESH
JESD-30 代码:R-PDSO-G66JESD-609代码:e6
长度:22.22 mm内存密度:268435456 bit
内存集成电路类型:DDR DRAM内存宽度:16
功能数量:1端口数量:1
端子数量:66字数:16777216 words
字数代码:16000000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:16MX16封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
认证状态:Not Qualified座面最大高度:1.2 mm
自我刷新:YES最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):2.3 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Bismuth (Sn/Bi)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:10.16 mmBase Number Matches:1

EDD2516AMTA-6B-E 数据手册

 浏览型号EDD2516AMTA-6B-E的Datasheet PDF文件第2页浏览型号EDD2516AMTA-6B-E的Datasheet PDF文件第3页浏览型号EDD2516AMTA-6B-E的Datasheet PDF文件第4页浏览型号EDD2516AMTA-6B-E的Datasheet PDF文件第5页浏览型号EDD2516AMTA-6B-E的Datasheet PDF文件第6页浏览型号EDD2516AMTA-6B-E的Datasheet PDF文件第7页 
DATA SHEET  
256M bits DDR SDRAM  
EDD2516AMTA-6B-E (16M words × 16 bits)  
Description  
Pin Configurations  
The EDD2516AMTA is 256M bits Double Data Rate  
(DDR) SDRAM organized as 4,194,304 words × 16 bits  
× 4 banks. Read and write operations are performed at  
the cross points of the CK and the /CK. This high-  
speed data transfer is realized by the 2 bits prefetch-  
pipelined architecture. Data strobe (DQS) both for  
read and write are available for high speed and reliable  
data bus design. By setting extended mode resister,  
the on-chip Delay Locked Loop (DLL) can be set  
enable or disable. They are packaged in standard 66-  
pin plastic TSOP (II).  
/xxx indicates active low signal.  
66-pin Plastic TSOP(II)  
VDD  
DQ0  
VDDQ  
DQ1  
DQ2  
VSSQ  
DQ3  
DQ4  
VDDQ  
DQ5  
DQ6  
VSSQ  
DQ7  
NC  
VDDQ  
LDQS  
NC  
VDD  
NC  
LDM  
/WE  
/CAS  
/RAS  
/CS  
66  
65  
64  
VSS  
DQ15  
VSSQ  
1
2
3
4
5
6
7
8
63 DQ14  
62  
61  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
DQ13  
VDDQ  
DQ12  
DQ11  
VSSQ  
DQ10  
DQ9  
VDDQ  
DQ8  
NC  
VSSQ  
UDQS  
NC  
VREF  
VSS  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
Features  
2.5 V power supply: VDD, VDDQ = 2.5V ± 0.2V  
Data rate: 333Mbps (max.)  
Double Data Rate architecture; two data transfers per  
clock cycle  
UDM  
/CK  
CK  
CKE  
NC  
A12  
Bi-directional data strobe (DQS) is transmitted  
/received with data for capturing data at the receiver  
Data inputs, outputs, and DM are synchronized with  
DQS  
NC  
BA0  
4 internal banks for concurrent operation  
A11  
DQS is edge aligned with data for READs; center  
BA1 27  
A10(AP) 28  
A0 29  
40 A9  
39 A8  
38 A7  
37 A6  
36 A5  
35 A4  
34 VSS  
aligned with data for WRITEs  
Differential clock inputs (CK and /CK)  
DLL aligns DQ and DQS transitions with CK  
transitions  
A1 30  
A2 31  
A3 32  
VDD 33  
Commands entered on each positive CK edge; data  
and data mask referenced to both edges of DQS  
(Top view)  
Data mask (DM) for write data  
Auto precharge option for each burst access  
SSTL_2 compatible I/O  
Programmable burst length (BL): 2, 4, 8  
Programmable /CAS latency (CL): 2, 2.5  
Programmable output driver strength: normal/weak  
Refresh cycles: 8192 refresh cycles/64ms  
7.8μs maximum average periodic refresh interval  
2 variations of refresh  
A0 to A12  
BA0, BA1  
Address input  
Bank select address  
DQ0 to DQ15 Data-input/output  
UDQS/LDQS Input and output data strobe  
/CS  
/RAS  
/CAS  
/WE  
UDM/LDM  
CK  
Chip select  
Row address strobe command  
Column address strobe command  
Write enable  
Input mask  
Clock input  
/CK  
CKE  
Differential clock input  
Clock enable  
Auto refresh  
Self refresh  
TSOP (II) package with lead free solder (Sn-Bi)  
RoHS compliant  
VREF  
VDD  
VSS  
VDDQ  
VSSQ  
NC  
Input reference voltage  
Power for internal circuit  
Ground for internal circuit  
Power for DQ circuit  
Ground for DQ circuit  
No connection  
Document No. E0749E10 (Ver. 1.0)  
Date Published June 2005 (K) Japan  
Printed in Japan  
This product became EOL in March, 2007.  
URL: http://www.elpida.com  
©Elpida Memory, Inc. 2005  

与EDD2516AMTA-6B-E相关器件

型号 品牌 获取价格 描述 数据表
EDD2516AMTA-7A ELPIDA

获取价格

256M bits DDR SDRAM
EDD2516AMTA-7A-E ELPIDA

获取价格

DDR DRAM, 16MX16, 0.75ns, CMOS, PDSO66, PLASTIC, TSOP2-66
EDD2516AMTA-7B ELPIDA

获取价格

256M bits DDR SDRAM
EDD2516AMTA-7B-E ELPIDA

获取价格

DDR DRAM, 16MX16, 0.75ns, CMOS, PDSO66, PLASTIC, TSOP2-66
EDD2516ARTA-6B ELPIDA

获取价格

256M bits DDR SDRAM
EDD2516KCTA ELPIDA

获取价格

256M bits DDR SDRAM with Super Self-Refresh
EDD2516KCTA-6BS-E ELPIDA

获取价格

256M bits DDR SDRAM with Super Self-Refresh
EDD2516KCTA-6BSI-E ELPIDA

获取价格

256M bits DDR SDRAM 256M bits DDR SDRAM
EDD2516KCTA-7AS-E ELPIDA

获取价格

256M bits DDR SDRAM with Super Self-Refresh
EDD2516KCTA-7ASI-E ELPIDA

获取价格

256M bits DDR SDRAM 256M bits DDR SDRAM