5秒后页面跳转
EBJ21EE8BAFA PDF预览

EBJ21EE8BAFA

更新时间: 2024-11-05 06:55:31
品牌 Logo 应用领域
尔必达 - ELPIDA 动态存储器双倍数据速率
页数 文件大小 规格书
18页 196K
描述
2GB Unbuffered DDR3 SDRAM DIMM

EBJ21EE8BAFA 数据手册

 浏览型号EBJ21EE8BAFA的Datasheet PDF文件第2页浏览型号EBJ21EE8BAFA的Datasheet PDF文件第3页浏览型号EBJ21EE8BAFA的Datasheet PDF文件第4页浏览型号EBJ21EE8BAFA的Datasheet PDF文件第5页浏览型号EBJ21EE8BAFA的Datasheet PDF文件第6页浏览型号EBJ21EE8BAFA的Datasheet PDF文件第7页 
DATA SHEET  
2GB Unbuffered DDR3 SDRAM DIMM  
EBJ21EE8BAFA (256M words × 72 bits, 2 Ranks)  
Specifications  
Features  
Density: 2GB  
Double-data-rate architecture; two data transfers per  
clock cycle  
Organization  
The high-speed data transfer is realized by the 8 bits  
prefetch pipelined architecture  
256M words × 72 bits, 2 ranks  
Mounting 18 pieces of 1G bits DDR3 SDRAM sealed  
in FBGA  
Bi-directional differential data strobe (DQS and /DQS)  
is transmitted/received with data for capturing data at  
the receiver  
Package: 240-pin socket type dual in line memory  
module (DIMM)  
DQS is edge-aligned with data for READs; center-  
aligned with data for WRITEs  
PCB height: 30.0mm  
Lead pitch: 1.0mm  
Differential clock inputs (CK and /CK)  
Lead-free (RoHS compliant)  
DLL aligns DQ and DQS transitions with CK  
transitions  
Power supply: VDD = 1.5V ± 0.075V  
Data rate: 1333Mbps/1066Mbps/800Mbps (max.)  
Commands entered on each positive CK edge; data  
and data mask referenced to both edges of DQS  
Eight internal banks for concurrent operation  
(components)  
Data mask (DM) for write data  
Interface: SSTL_15  
Posted /CAS by programmable additive latency for  
better command and data bus efficiency  
Burst lengths (BL): 8 and 4 with Burst Chop (BC)  
/CAS Latency (CL): 6, 7, 8, 9  
On-Die-Termination (ODT) for better signal quality  
Synchronous ODT  
/CAS write latency (CWL): 5, 6, 7  
Dynamic ODT  
Precharge: auto precharge option for each burst  
access  
Asynchronous ODT  
Refresh: auto-refresh, self-refresh  
Refresh cycles  
Multi Purpose Register (MPR) for temperature read  
out  
ZQ calibration for DQ drive and ODT  
Average refresh period  
7.8µs at 0°C TC ≤ +85°C  
3.9µs at +85°C < TC ≤ +95°C  
Programmable Partial Array Self-Refresh (PASR)  
/RESET pin for Power-up sequence and reset  
Operating case temperature range  
TC = 0°C to +95°C  
function  
SRT range:  
Normal/extended  
Auto/manual self-refresh  
Programmable Output driver impedance control  
Class B temperature sensor functionality with  
EEPROM  
Document No. E1235E40 (Ver. 4.0)  
Date Published December 2008 (K) Japan  
Printed in Japan  
URL: http://www.elpida.com  
Elpida Memory, Inc. 2007-2008  

与EBJ21EE8BAFA相关器件

型号 品牌 获取价格 描述 数据表
EBJ21EE8BAFA-8A-E ELPIDA

获取价格

DDR DRAM Module, 256MX72, CMOS, ROHS COMPLIANT, DIMM-240
EBJ21EE8BAFA-8C-E ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM
EBJ21EE8BAFA-AE-E ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM
EBJ21EE8BAFA-AG-E ELPIDA

获取价格

DRAM
EBJ21EE8BAFA-DG-E ELPIDA

获取价格

DDR DRAM Module, 256MX72, CMOS, ROHS COMPLIANT, DIMM-240
EBJ21EE8BAFA-DJ-E ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM
EBJ21EE8BAWA ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM
EBJ21EE8BAWA-8C-E ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM
EBJ21EE8BAWA-AE-E ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM
EBJ21EE8BAWA-DJ-E ELPIDA

获取价格

2GB Unbuffered DDR3 SDRAM DIMM