5秒后页面跳转
DSP56002FC66 PDF预览

DSP56002FC66

更新时间: 2024-01-28 21:06:09
品牌 Logo 应用领域
摩托罗拉 - MOTOROLA 微控制器和处理器外围集成电路数字信号处理器装置时钟
页数 文件大小 规格书
110页 662K
描述
24-BIT DIGITAL SIGNAL PROCESSOR

DSP56002FC66 技术参数

生命周期:Transferred零件包装代码:QFP
包装说明:QFP,针数:132
Reach Compliance Code:unknownECCN代码:3A001.A.3
HTS代码:8542.31.00.01风险等级:5.46
地址总线宽度:16桶式移位器:NO
边界扫描:NO最大时钟频率:66 MHz
外部数据总线宽度:24格式:FIXED POINT
内部总线架构:MULTIPLEJESD-30 代码:S-PQFP-G132
长度:24.13 mm低功率模式:YES
端子数量:132封装主体材料:PLASTIC/EPOXY
封装代码:QFP封装形状:SQUARE
封装形式:FLATPACK认证状态:Not Qualified
座面最大高度:4.572 mm最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:HCMOS
端子形式:GULL WING端子节距:0.635 mm
端子位置:QUAD宽度:24.13 mm
uPs/uCs/外围集成电路类型:DIGITAL SIGNAL PROCESSOR, OTHERBase Number Matches:1

DSP56002FC66 数据手册

 浏览型号DSP56002FC66的Datasheet PDF文件第2页浏览型号DSP56002FC66的Datasheet PDF文件第3页浏览型号DSP56002FC66的Datasheet PDF文件第4页浏览型号DSP56002FC66的Datasheet PDF文件第5页浏览型号DSP56002FC66的Datasheet PDF文件第6页浏览型号DSP56002FC66的Datasheet PDF文件第7页 
Order this document by:  
DSP56002/D, Rev. 3  
SEMICONDUCTOR TECHNICAL DATA  
DSP56002  
24-BIT DIGITAL SIGNAL PROCESSOR  
The DSP56002 is a MPU-style general purpose Digital Signal Processor (DSP) composed of an  
efficient 24-bit DSP core, program and data memories, various peripherals, and support  
circuitry. The DSP56000 core is fed by on-chip Program RAM, and two independent data RAMs.  
The DSP56002 contains a Serial Communication Interface (SCI), Synchronous Serial Interface (SSI),  
parallel Host Interface (HI), Timer/ Event Counter, Phase Lock Loop (PLL), and an On-Chip  
Emulation (OnCE™) port. This combination of features, illustrated in Figure 1, makes the  
DSP56002 a cost-effective, high-performance solution for high-precision general purpose digital  
signal processing.  
16-bit Bus  
24-bit Bus  
1
6
3
15  
Program  
Memory  
512 × 24 RAM  
64 × 24 ROM  
(boot)  
X Data  
Memory  
256 × 24 RAM  
256 × 24 ROM  
(A-law/ µ-law)  
24-bit  
Timer/  
Event  
Sync.  
Serial  
Comm.  
(SCI)  
Host  
Interface  
(HI)  
Y Data  
Memory  
256 × 24 RAM  
256 × 24 ROM  
(sine)  
Serial  
(SSI)  
or I/O  
Counter  
or I/O  
or I/O  
External  
Address  
Bus  
PAB  
Address  
16  
Address  
Generation  
Unit  
24-bit  
56000 DSP  
Core  
XAB  
YAB  
Switch  
GDB  
PDB  
XDB  
YDB  
External  
Data  
Bus  
Internal  
Data  
Bus  
Data  
24  
Switch  
Switch  
OnCE™  
Port  
Control  
10  
Bus  
Control  
Program  
Program  
Address  
Data ALU  
24 × 24 + 56 56-bit MAC  
Two 56-bit Accumulators  
Interrupt  
Control  
Decode  
Controller  
Generator  
Clock  
PLL  
Gen.  
Program Control Unit  
7
4
3
IRQ  
AA0604  
Figure 1 DSP56002 Block Diagram  
©1996 MOTOROLA, INC.  
 

与DSP56002FC66相关器件

型号 品牌 获取价格 描述 数据表
DSP56002FC80 MOTOROLA

获取价格

24-BIT DIGITAL SIGNAL PROCESSOR
DSP56002FD40 MOTOROLA

获取价格

Digital Signal Processor, 24-Bit Size, CMOS, PQFP132
DSP56002PV40 MOTOROLA

获取价格

24-BIT DIGITAL SIGNAL PROCESSOR
DSP56002PV66 MOTOROLA

获取价格

24-BIT DIGITAL SIGNAL PROCESSOR
DSP56002PV80 MOTOROLA

获取价格

24-BIT DIGITAL SIGNAL PROCESSOR
DSP56002RC40 MOTOROLA

获取价格

24-BIT DIGITAL SIGNAL PROCESSOR
DSP56002UM ETC

获取价格

DSP56002 24-Bit Digital Signal Processor User
DSP56002UMAD ETC

获取价格

Addendum to 24-Bit Digital Signal Processor Users Manual
DSP56004 FREESCALE

获取价格

SYMPHONY AUDIO DSP FAMILY 24-BIT DIGITAL SIGNAL PROCESSORS
DSP56004/D FREESCALE

获取价格

SYMPHONY AUDIO DSP FAMILY 24-BIT DIGITAL SIGNAL PROCESSORS