5秒后页面跳转
DS90CF363MTDX PDF预览

DS90CF363MTDX

更新时间: 2024-09-14 13:07:27
品牌 Logo 应用领域
美国国家半导体 - NSC 显示器光电二极管
页数 文件大小 规格书
9页 188K
描述
IC TRIPLE LINE DRIVER, PDSO48, LOW PROFILE, PLASTIC, TSSOP-48, Line Driver or Receiver

DS90CF363MTDX 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:TSSOP, TSSOP48,.3,20Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.11差分输出:YES
驱动器位数:4输入特性:STANDARD
接口集成电路类型:LINE DRIVER接口标准:EIA-644; TIA-644
JESD-30 代码:R-PDSO-G48JESD-609代码:e0
长度:12.5 mm功能数量:3
端子数量:48最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP48,.3,20
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
认证状态:Not Qualified最大接收延迟:
座面最大高度:1.2 mm子类别:Line Driver or Receivers
最大压摆率:55 mA标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:6.1 mmBase Number Matches:1

DS90CF363MTDX 数据手册

 浏览型号DS90CF363MTDX的Datasheet PDF文件第2页浏览型号DS90CF363MTDX的Datasheet PDF文件第3页浏览型号DS90CF363MTDX的Datasheet PDF文件第4页浏览型号DS90CF363MTDX的Datasheet PDF文件第5页浏览型号DS90CF363MTDX的Datasheet PDF文件第6页浏览型号DS90CF363MTDX的Datasheet PDF文件第7页 
January 2000  
DS90CF363  
+3.3V LVDS Transmitter 18-Bit Flat Panel Display (FPD)  
Link65 MHz  
General Description  
Features  
n 20 to 65 MHz shift clock support  
n Single 3.3V supply  
The DS90CF363 transmitter converts 21 bits of CMOS/TTL  
data into three LVDS (Low Voltage Differential Signaling)  
data streams. A phase-locked transmit clock is transmitted in  
parallel with the data streams over a fourth LVDS link. Every  
cycle of the transmit clock 21 bits of input data are sampled  
and transmitted. At a transmit clock frequency of 65 MHz, 18  
bits of RGB data and 3 bits of LCD timing and control data  
(FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455  
Mbps per LVDS data channel. Using a 65 MHz clock, the  
data throughputs is 170 Mbytes/sec.  
<
n Chipset (Tx + Rx) power consumption 250 mW (typ)  
n Power-down mode ( 0.5 mW total)  
<
n Single pixel per clock XGA (1024x768) ready  
n Supports VGA, SVGA, XGA and higher addressability.  
n Up to 170 Megabytes/sec bandwidth  
n Up to 1.3 Gbps throughput  
n Narrow bus reduces cable size and cost  
n 290 mV swing LVDS devices for low EMI  
n PLL requires no external components  
n Low profile 48-lead TSSOP package  
n Falling edge data strobe Transmitter  
n Compatible with TIA/EIA-644 LVDS standard  
This chipset is an ideal means to solve EMI and cable size  
problems associated with wide, high speed TTL interfaces.  
>
n ESD rating 7 kV  
n Operating Temperature: −40˚C to +85˚C  
Block Diagram  
DS90CF363  
DS100032-1  
Order Number DS90CF363MTD  
See NS Package Number MTD48  
TRI-STATE® is a registered trademark of National Semiconductor Corporation.  
© 2000 National Semiconductor Corporation  
DS100032  
www.national.com  

与DS90CF363MTDX相关器件

型号 品牌 获取价格 描述 数据表
DS90CF364 NSC

获取价格

+3.3V LVDS Receiver 24-Bit Flat Panel Display
DS90CF364 TI

获取价格

+3.3V LVDS 接收器 18 位平板显示器 (FPD) 链路 - 65MHz
DS90CF364A NSC

获取价格

+3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65MHz, +3.3V LVDS Receiver 18-Bit
DS90CF364A TI

获取价格

DS90CF384A/DS90CF364A 3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link - 65 MHz, 3.
DS90CF364A_07 NSC

获取价格

+3.3V LVDS Receiver 24-Bit Flat Panel Display (FPD) Link-65MHz, +3.3V LVDS Receiver 18-Bit
DS90CF364AMDA TI

获取价格

暂无描述
DS90CF364AMTD NSC

获取价格

+3.3V LVDS Receiver 24-Bit Flat Panel Display
DS90CF364AMTD TI

获取价格

+3.3V LVDS 接收器 18 位平板显示器 (FPD) 链路 - 65MHz | D
DS90CF364AMTD/NOPB TI

获取价格

+3.3V LVDS 接收器 18 位平板显示器 (FPD) 链路 - 65MHz | D
DS90CF364AMTDX TI

获取价格

+3.3V LVDS 接收器 18 位平板显示器 (FPD) 链路 - 65MHz | D