5秒后页面跳转
DS3886AVX PDF预览

DS3886AVX

更新时间: 2024-09-17 14:49:11
品牌 Logo 应用领域
德州仪器 - TI 驱动信息通信管理接口集成电路驱动器
页数 文件大小 规格书
11页 182K
描述
9 LINE TRANSCEIVER, PQCC44, PLASTIC, LCC-44

DS3886AVX 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
包装说明:QCCJ,Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.75差分输出:NO
驱动器位数:9输入特性:SCHMITT TRIGGER
接口集成电路类型:LINE TRANSCEIVER接口标准:IEEE 1194.1
JESD-30 代码:S-PQCC-J44JESD-609代码:e0
长度:16.51 mm功能数量:9
端子数量:44最高工作温度:70 °C
最低工作温度:输出特性:OPEN-COLLECTOR
输出极性:INVERTED封装主体材料:PLASTIC/EPOXY
封装代码:QCCJ封装形状:SQUARE
封装形式:CHIP CARRIER认证状态:Not Qualified
最大接收延迟:7 ns接收器位数:9
座面最大高度:4.57 mm表面贴装:YES
技术:BICMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
最大传输延迟:5 ns宽度:16.51 mm
Base Number Matches:1

DS3886AVX 数据手册

 浏览型号DS3886AVX的Datasheet PDF文件第2页浏览型号DS3886AVX的Datasheet PDF文件第3页浏览型号DS3886AVX的Datasheet PDF文件第4页浏览型号DS3886AVX的Datasheet PDF文件第5页浏览型号DS3886AVX的Datasheet PDF文件第6页浏览型号DS3886AVX的Datasheet PDF文件第7页 
December 2000  
DS3886A  
BTL 9-Bit Latching Data Transceiver  
power connector. If this function is not supported, the LI pin  
must be tied to the VCC pin. The DS3886A also provides  
glitch free power up/down protection during power sequenc-  
ing.  
General Description  
The DS3886A is a higher speed, lower power, pin compat-  
ible version of the DS3886.  
The DS3886A is one in a series of transceivers designed  
specifically for the implementation of high performance Fu-  
turebus+ and proprietary bus interfaces. The DS3886A is a  
BTL 9-Bit Latching Data Transceiver designed to conform to  
IEEE 1194.1 (Backplane Transceiver LogicBTL) as speci-  
fied in the IEEE 896.2 Futurebus+ specification. The  
DS3886A incorporates an edge-triggered latch in the driver  
path which can be bypassed during fall-through mode of  
operation and a transparent latch in the receiver path. Utili-  
zation of the DS3886A simplifies the implementation of byte  
wide address/data with parity lines and also may be used for  
the Futurebus+ status, tag and command lines.  
The DS3886A has two types of power connections in addi-  
tion to the LI pin. They are the Logic VCC (VCC) and the Quiet  
VCC (QVCC). There are two Logic VCC pins on the DS3886A  
that provide the supply voltage for the logic and control  
circuitry. Multiple connections are provided to reduce the  
effects of package inductance and thereby minimize switch-  
ing noise. As these pins are common to the VCC bus internal  
to the device, a voltage delta should never exist between  
these pins and the voltage difference between V  
and  
CC  
±
QVCC should never exceed 0.5V because of ESD circuitry.  
When CD (Chip Disable) is high, An is in high impedance  
state and Bn is high. To transmit data (An to Bn) the T/R  
signal is high.  
The DS3886A driver output configuration is an NPN open  
collector which allows Wired-OR connection on the bus.  
Each driver output incorporates a Schottky diode in series  
with it’s collector to isolate the transistor output capacitance  
from the bus, thus reducing the bus loading in the inactive  
state. The combined output capacitance of the driver output  
and receiver input is less than 5 pF. The driver also has high  
sink current capability to comply with the bus loading re-  
quirements defined within IEEE 1194.1 BTL specification.  
When RBYP is high, the positive edge triggered flip-flop is in  
the transparent mode. When RBYP is low, the positive edge  
of the ACLK signal clocks the data.  
In addition, the ESD circuitry between the VCC pins and all  
other pins except for BTL I/O’s and LI pins requires that any  
voltage on these pins should not exceed the voltage on VCC  
+0.5V.  
There are three different types of ground pins on the  
DS3886A; the logic ground (GND), BTL grounds  
(B0GND–B8GND) and the Bandgap reference ground  
(QGND). All of these ground reference pins are isolated  
within the chip to minimize the effects of high current switch-  
ing transients. For optimum performance the QGND should  
be returned to the connector through a quiet channel that  
does not carry transient switching current. The GND and  
B0GND–B8GND should be connected to the nearest back-  
plane ground pin with the shortest possible path.  
Backplane Transceiver Logic (BTL) is a signaling standard  
that was invented and first introduced by National Semicon-  
ductor, then developed by the IEEE to enhance the perfor-  
mance of backplane buses. BTL compatible transceivers  
feature low output capacitance drivers to minimize bus load-  
ing, a 1V nominal signal swing for reduced power consump-  
tion and receivers with precision thresholds for maximum  
noise immunity. The BTL standard eliminates settling time  
delays that severely limit TTL bus performance, and thus  
provide significantly higher bus transfer rates. The back-  
plane bus is intended to be operated with termination resis-  
tors (selected to match the bus impedance) connected to  
2.1V at both ends. The low voltage is typically 1V.  
Since many different grounding schemes could be imple-  
mented and ESD circuitry exists on the DS3886A, it is  
important to note that any voltage difference between ground  
pins, QGND, GND or B0GND–B8GND should not exceed  
Separate ground pins are provided for each BTL output to  
minimize induced ground noise during simultaneous switch-  
ing.  
±
0.5V including power up/down sequencing.  
The DS3886A is offered in 44-pin PLCC, and 44-pin PQFP  
high density package styles.  
The unique driver circuitry meets the maximum slew rate of  
0.5 V/ns which allows controlled rise and fall times to reduce  
noise coupling to adjacent lines.  
Features  
n Fast propagation delay (3ns typ)  
n 9-BIT BTL Latched Transceiver  
The transceiver’s high impedance control and driver inputs  
are fully TTL compatible.  
The receiver is a high speed comparator that utilizes a  
Bandgap reference for precision threshold control, allowing  
maximum noise immunity to the BTL 1V signaling level.  
Separate QVCC and QGND pins are provided to minimize  
the effects of high current switching noise. The output is  
TRI-STATE® and fully TTL compatible.  
n Driver incorporates edge triggered latches  
n Receiver incorporates transparent latches  
n Meets IEEE 1194.1 Standard on Backplane Transceiver  
Logic (BTL)  
n Supports Live Insertion  
n Glitch free Power-up/down protection  
n Typically less than 5 pF Bus-port capacitance  
n Low Bus-port voltage swing (typically 1V) at 80 mA  
The DS3886A supports live insertion as defined in IEEE  
896.2 through the LI (Live Insertion) pin. To implement live  
insertion the LI pin should be connected to the live insertion  
TRI-STATE® is a registered trademark of National Semiconductor Corporation.  
© 2000 National Semiconductor Corporation  
DS011458  
www.national.com  

与DS3886AVX相关器件

型号 品牌 获取价格 描述 数据表
DS3890 NSC

获取价格

Octal Trapezoidal Driver / Octal TRI-STATE Receiver
DS3890J NSC

获取价格

Octal Trapezoidal Repeater
DS3890J TI

获取价格

LINE DRIVER, CDIP16, CERAMIC, DIP-16
DS3890J/A+ ETC

获取价格

Line Driver
DS3890N NSC

获取价格

Octal Trapezoidal Driver / Octal TRI-STATE Receiver
DS3890N/A+ ETC

获取价格

Line Driver
DS3890N/B+ ETC

获取价格

Line Driver
DS3892 NSC

获取价格

Octal Trapezoidal Driver / Octal TRI-STATE Receiver
DS3892J NSC

获取价格

Octal Trapezoidal Repeater
DS3892J TI

获取价格

LINE RECEIVER, CDIP16, CERAMIC, DIP-16