5秒后页面跳转
DS3883V PDF预览

DS3883V

更新时间: 2024-09-17 13:07:27
品牌 Logo 应用领域
美国国家半导体 - NSC /
页数 文件大小 规格书
9页 134K
描述
IC,BUS TRANSCEIVER,SINGLE,9-BIT,BTL,LDCC,44PIN,PLASTIC

DS3883V 技术参数

是否Rohs认证:不符合生命周期:Obsolete
包装说明:QCCJ, LDCC44,.7SQReach Compliance Code:unknown
风险等级:5.78Is Samacsys:N
控制类型:COMMON CONTROL计数方向:BIDIRECTIONAL
JESD-30 代码:S-PQCC-J44JESD-609代码:e0
最大I(ol):0.024 A位数:9
功能数量:1端子数量:44
最高工作温度:70 °C最低工作温度:
输出特性:OPEN-COLLECTOR/3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC44,.7SQ封装形状:SQUARE
封装形式:CHIP CARRIER电源:5 V
最大电源电流(ICC):100 mAProp。Delay @ Nom-Sup:7.5 ns
认证状态:Not Qualified子类别:Bus Driver/Transceivers
标称供电电压 (Vsup):5 V表面贴装:YES
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD翻译:BTL & TTL
Base Number Matches:1

DS3883V 数据手册

 浏览型号DS3883V的Datasheet PDF文件第2页浏览型号DS3883V的Datasheet PDF文件第3页浏览型号DS3883V的Datasheet PDF文件第4页浏览型号DS3883V的Datasheet PDF文件第5页浏览型号DS3883V的Datasheet PDF文件第6页浏览型号DS3883V的Datasheet PDF文件第7页 
July 1998  
DS3883A  
BTL 9-Bit Data Transceiver  
The DS3883A has two types of power connections in addi-  
tion to the LI pin. They are the Logic VCC (VCC) and the Quiet  
VCC (QVCC). There are two logic VCC pins on the DS3883  
that provide the supply voltage for the logic and control cir-  
cuitry. Multiple power pins reduce the effects of package in-  
ductance and thereby minimize switching noise. As these  
General Description  
The DS3883A is one in a series of transceivers designed  
specifically for the implementation of high performance Fu-  
turebus+ and proprietary bus interfaces. The DS3883A, is a  
BTL 9-bit Transceiver designed to conform to IEEE 1194.1  
(Backplane Transceiver Logic — BTL) as specified in the  
IEEE 896.2 Futurebus+ specification. Utilization of the  
DS3883A simplifies the implementation of byte wide  
address/data with parity lines and also may be used for the  
Futurebus+ status, tag and command lines.  
pins are common to the V  
bus internal to the device, a  
CC  
voltage delta should never exist between these pins and the  
voltage difference between VCC and QV CC should never ex-  
±
ceed 0.5V because of ESD circuitry.  
Additionally, the ESD circuitry between the VCC pins and all  
other pins except for BTL I/O’s and LI pins requires that any  
voltage on these pins should not exceed the voltage on VCC  
+ 0.5V.  
The DS3883A driver output configuration is an NPN open  
collector which allows Wired-OR connection on the bus.  
Each driver output incorporates a Schottky diode in series  
with its collector to isolate the transistor output capacitance  
from the bus thus reducing the bus loading in the inactive  
state. The combined output capacitance of the driver and re-  
ceiver input is less than 5 pF. The driver also has high sink  
current capability to comply with the bus loading require-  
ments defined within IEEE 1194.1 BTL specification.  
There are three different types of ground pins on the  
DS3883A. They are the logic ground (GND), BTL grounds  
(B0GND–B8GND) and the Bandgap reference ground  
(QGND). All of these ground reference pins are isolated  
within the chip to minimize the effects of high current switch-  
ing transients. For optimum performance the QGND should  
be returned to the connector through a quiet channel that  
does not carry transient switching current. The GND and  
B0GND–B8GND should be connected to the nearest back-  
plane ground pin with the shortest possible path.  
Backplane Transceiver Logic (BTL) is a signaling standard  
that was invented and first introduced by National Semicon-  
ductor, then developed by the IEEE to enhance the perfor-  
mance of backplane buses. BTL compatible transceivers  
feature low output capacitance drivers to minimize bus load-  
ing, a 1V nominal signal swing for reduced power consump-  
tion and receivers with precision thresholds for maximum  
noise immunity. BTL eliminates settling time delays that se-  
verely limit TTL bus performance, and thus provide signifi-  
cantly higher bus transfer rates. The backplane bus is in-  
tended to be operated with termination resistors (selected to  
match the bus impedance) connected to 2.1V at both ends.  
The low voltage is typically 1V.  
Since many different grounding schemes could be imple-  
mented and ESD circuitry exists on the DS3883, it is impor-  
tant to note that any voltage difference between ground pins,  
±
QGND, GND or B0GND–B8GND should not exceed 0.5V  
including power-up/down sequencing.  
When CD (Chip Disable) is high, An and Bn are in a high im-  
pedance state. To transmit data (An to Bn) the T/R signal is  
high. To receive data (Bn to An) the T/R signal is low.  
Separate ground pins are provided for each BTL output to  
minimize induced ground noise during simultaneous switch-  
ing.The unique driver circuitry meets the maximum slew rate  
of 0.5 V/ns which allows controlled rise and fall times to re-  
duce noise coupling to adjacent lines.The transceiver’s con-  
trol and driver inputs are designed with high impedance PNP  
input structures and are fully TTL compatible.  
Features  
n 9-bit Inverting BTL transceiver meets IEEE 1194.1  
standard on Backplane Transceiver Logic (BTL)  
n Supports live insertion  
n Glitch free power-up/down protection  
n Typically less than 5 pF bus-port capacitance  
n Low bus-port voltage swing (typically 1V) at 80 mA  
n Open collector bus-port output allows Wired-OR  
n Controlled rise and fall time to reduce noise coupling  
n TTL compatible driver and control inputs  
n Built in bandgap reference with separate QV  
QGND pins for precise receiver thresholds  
n Exceeds 2 kV ESD (Human Body Model)  
The receiver is a high speed comparator that utilizes a band-  
gap reference for precision threshold control allowing maxi-  
mum noise immunity to the BTL 1V signaling level. Separate  
QVCC and QGND pins are provided to minimize the effects  
of high current switching noise. The output is TRI-STATE®  
and fully TTL compatible.  
and  
CC  
The DS3883A supports live insertion as defined in 896.2  
through the LI (Live Insertion) pin. To implement live inser-  
tion the LI pin should be connected to the live insertion  
power connector. If this function is not supported the LI pin  
must be tied to the VCC pin. The DS3883A also provides  
glitch free power up/down protection during power sequenc-  
ing.  
n Individual bus-port ground pins minimize ground bounce  
n Tight skew (1 ns typical)  
TRI-STATE® is a registered trademark of National Semiconductor Corporation.  
© 1999 National Semiconductor Corporation  
DS010719  
www.national.com  

与DS3883V相关器件

型号 品牌 获取价格 描述 数据表
DS3884 MITEL

获取价格

Pythagoras Processor
DS3884A NSC

获取价格

BTL Handshake Transceiver
DS3884AV TI

获取价格

LINE TRANSCEIVER, PQCC44, PLASTIC, LCC-44
DS3884AVF NSC

获取价格

BTL Handshake Transceiver
DS3884AVFX TI

获取价格

HEX LINE TRANSCEIVER, PQFP44, PLASTIC, QFP-44
DS3884AW/883 TI

获取价格

LINE TRANSCEIVER, CDFP48, CERPACK-48
DS3884V TI

获取价格

IC,BUS TRANSCEIVER,SINGLE,6-BIT,BTL,LDCC,44PIN,PLASTIC
DS3884VF TI

获取价格

IC,BUS TRANSCEIVER,SINGLE,6-BIT,BTL,QFP,44PIN,PLASTIC
DS3885 NSC

获取价格

BTL Arbitration Transceiver
DS3885V NSC

获取价格

BTL Arbitration Transceiver