5秒后页面跳转
CY7C4225V-25JCR PDF预览

CY7C4225V-25JCR

更新时间: 2024-11-28 13:01:07
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 存储内存集成电路先进先出芯片时钟
页数 文件大小 规格书
20页 564K
描述
FIFO, 1KX18, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68

CY7C4225V-25JCR 技术参数

生命周期:Obsolete零件包装代码:LCC
包装说明:QCCJ,针数:68
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.71风险等级:5.76
Is Samacsys:N其他特性:RETRANSMIT
周期时间:25 nsJESD-30 代码:S-PQCC-J68
长度:24.2316 mm内存密度:18432 bit
内存宽度:18功能数量:1
端子数量:68字数:1024 words
字数代码:1000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:1KX18输出特性:3-STATE
可输出:YES封装主体材料:PLASTIC/EPOXY
封装代码:QCCJ封装形状:SQUARE
封装形式:CHIP CARRIER并行/串行:PARALLEL
认证状态:Not Qualified座面最大高度:5.08 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD宽度:24.2316 mm
Base Number Matches:1

CY7C4225V-25JCR 数据手册

 浏览型号CY7C4225V-25JCR的Datasheet PDF文件第2页浏览型号CY7C4225V-25JCR的Datasheet PDF文件第3页浏览型号CY7C4225V-25JCR的Datasheet PDF文件第4页浏览型号CY7C4225V-25JCR的Datasheet PDF文件第5页浏览型号CY7C4225V-25JCR的Datasheet PDF文件第6页浏览型号CY7C4225V-25JCR的Datasheet PDF文件第7页 
CY7C4425V /4205V/4215V CY7C4225V /4235V/4245V64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs  
CY7C4225V/4205V/4215V  
CY7C4425V/4235V/4245V  
64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs  
Features  
Functional Description  
• 3.3V operation for low power consumption and easy  
integration into low-voltage systems  
The CY7C42X5V are high-speed, low-power, first-in first-out  
(FIFO) memories with clocked read and write interfaces. All  
are 18 bits wide. The CY7C42X5V can be cascaded to  
increase FIFO depth. Programmable features include Almost  
Full/Almost Empty flags. These FIFOs provide solutions for a  
wide variety of data buffering needs, including high-speed data  
acquisition, multiprocessor interfaces, and communications  
buffering.  
• High-speed, low-power, first-in first-out (FIFO)  
memories  
• 64 x 18 (CY7C4425V)  
• 256 x 18 (CY7C4205V)  
• 512 x 18 (CY7C4215V)  
• 1K x 18 (CY7C4225V)  
• 2K x 18 (CY7C4235V)  
• 4K x 18 (CY7C4245V)  
• 0.65µ CMOS  
These FIFOs have 18-bit input and output ports that are  
controlled by separate clock and enable signals. The input port  
is controlled by a Free-Running Clock (WCLK) and a Write  
Enable pin (WEN).  
When WEN is asserted, data is written into the FIFO on the  
rising edge of the WCLK signal. While WEN is held active, data  
is continually written into the FIFO on each cycle. The output  
port is controlled in a similar manner by a Free-Running Read  
Clock (RCLK) and a Read Enable pin (REN). In addition, the  
CY7C42X5V have an Output Enable pin (OE). The read and  
write clocks may be tied together for single-clock operation or  
the two clocks may be run independently for asynchronous  
read/write applications. Clock frequencies up to 66 MHz are  
achievable.  
• High-speed 67-MHz operation (15-ns read/write cycle  
times)  
• Low power  
— ICC = 30 mA  
• 5V tolerant inputs (VIH MAX = 5V)  
• Fully asynchronous and simultaneous read and write  
operation  
Retransmit and Synchronous Almost Full/Almost Empty flag  
features are available on these devices.  
• Empty, Full, HalfFull, andprogrammableAlmostEmpty  
and Almost Full status flags  
Depth expansion is possible using the Cascade Input (WXI,  
RXI), Cascade Output (WXO, RXO), and First Load (FL) pins.  
The WXO and RXO pins are connected to the WXI and RXI  
pins of the next device, and the WXO and RXO pins of the last  
device should be connected to the WXI and RXI pins of the  
first device. The FL pin of the first device is tied to VSS and the  
• TTL-compatible  
• Retransmit function  
• Output Enable (OE) pin  
• Independent read and write enable pins  
• Supports free-running 50% duty cycle clock inputs  
• Width-Expansion Capability  
FL pin of all the remaining devices should be tied to VCC  
.
The CY7C42X5V provides five status pins. These pins are  
decoded to determine one of five states: Empty, Almost Empty,  
Half Full, Almost Full, and Full (see Table 2). The Half Full flag  
shares the WXO pin. This flag is valid in the stand-alone and  
width-expansion configurations. In the depth expansion, this  
pin provides the expansion out (WXO) information that is used  
to signal the next FIFO when it will be activated.  
• Depth-Expansion Capability  
• 64-pin 14 × 14 TQFP and 64-pin 10 × 10 STQFP  
• Pb-Free packages available  
The Empty and Full flags are synchronous, i.e., they change  
state relative to either the Read Clock (RCLK) or the write  
clock (WCLK). When entering or exiting the Empty states, the  
flag is updated exclusively by the RCLK. The flag denoting Full  
states is updated exclusively by WCLK. The synchronous flag  
architecture guarantees that the flags will remain valid from  
one clock cycle to the next. As mentioned previously, the  
Almost Empty/Almost Full flags become synchronous if the  
V
CC/SMODE is tied to VSS. All configurations are fabricated  
using an advanced 0.65µ P-Well CMOS technology. Input  
ESD protection is greater than 2001V, and latch-up is  
prevented by the use of guard rings.  
Cypress Semiconductor Corporation  
Document #: 38-06029 Rev. *C  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised September 7, 2005  

与CY7C4225V-25JCR相关器件

型号 品牌 获取价格 描述 数据表
CY7C4225V-25JCT CYPRESS

获取价格

FIFO, 1KX18, 15ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
CY7C4225V-35ASC CYPRESS

获取价格

64/256/512/1K/2K/4K x18 Low-Voltage Synchronous FIFOs
CY7C4225V-35JC CYPRESS

获取价格

FIFO, 1KX18, 20ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
CY7C4225V-35JCT CYPRESS

获取价格

FIFO, 1KX18, 20ns, Synchronous, CMOS, PQCC68, PLASTIC, LCC-68
CY7C4231 CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4231-10AC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4231-10ACT CYPRESS

获取价格

暂无描述
CY7C4231-10AI CYPRESS

获取价格

FIFO, 2KX9, 8ns, Synchronous, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, PLASTIC, TQFP-32
CY7C4231-10JC CYPRESS

获取价格

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs
CY7C4231-10JCR CYPRESS

获取价格

FIFO, 2KX9, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32