5秒后页面跳转
CY7C344-25WMB PDF预览

CY7C344-25WMB

更新时间: 2024-10-03 22:39:55
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 可编程逻辑器件输入元件时钟
页数 文件大小 规格书
16页 242K
描述
32-Macrocell MAX EPLD

CY7C344-25WMB 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:DIP包装说明:0.300 INCH, WINDOWED, CERDIP-28
针数:28Reach Compliance Code:not_compliant
ECCN代码:3A001.A.2.CHTS代码:8542.39.00.01
风险等级:5.34Is Samacsys:N
其他特性:MACROCELLS INTERCONNECTED BY PIA; 32 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK架构:PAL-TYPE
最大时钟频率:33.3 MHzJESD-30 代码:R-GDIP-T28
JESD-609代码:e0长度:37.0205 mm
专用输入次数:7I/O 线路数量:16
输入次数:24输出次数:16
产品条款数:320端子数量:28
最高工作温度:125 °C最低工作温度:-55 °C
组织:7 DEDICATED INPUTS, 16 I/O输出函数:MACROCELL
封装主体材料:CERAMIC, GLASS-SEALED封装代码:WDIP
封装等效代码:DIP28,.3封装形状:RECTANGULAR
封装形式:IN-LINE, WINDOW峰值回流温度(摄氏度):NOT SPECIFIED
电源:5 V可编程逻辑类型:UV PLD
传播延迟:25 ns认证状态:Not Qualified
筛选级别:38535Q/M;38534H;883B座面最大高度:5.08 mm
子类别:Programmable Logic Devices最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:NO技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn/Pb)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7.62 mmBase Number Matches:1

CY7C344-25WMB 数据手册

 浏览型号CY7C344-25WMB的Datasheet PDF文件第2页浏览型号CY7C344-25WMB的Datasheet PDF文件第3页浏览型号CY7C344-25WMB的Datasheet PDF文件第4页浏览型号CY7C344-25WMB的Datasheet PDF文件第5页浏览型号CY7C344-25WMB的Datasheet PDF文件第6页浏览型号CY7C344-25WMB的Datasheet PDF文件第7页 
USE ULTRA37000TM FOR  
ALL NEW DESIGNS  
CY7C344B  
32-Macrocell MAX® EPLD  
densest EPLD of this size. Eight dedicated inputs and 16  
bidirectional I/O pins communicate to one logic array block. In  
the CY7C344 LAB there are 32 macrocells and 64 expander  
product terms. When an I/O macrocell is used as an input, two  
expanders are used to create an input path. Even if all of the  
I/O pins are driven by macrocell registers, there are still 16  
“buried” registers available. All inputs, macrocells, and I/O pins  
are interconnected within the LAB.  
Features  
• High-performance, high-density replacement for TTL,  
74HC, and custom logic  
• 32 macrocells, 64 expander product terms in one LAB  
• 8 dedicated inputs, 16 I/O pins  
• 0.8-micron double-metal CMOS EPROM technology  
The speed and density of the CY7C344 makes it a natural for  
all types of applications. With just this one device, the designer  
can implement complex state machines, registered logic, and  
combinatorial “glue” logic, without using multiple chips. This  
architectural flexibility allows the CY7C344 to replace  
multichip TTL solutions, whether they are synchronous,  
asynchronous, combinatorial, or all three.  
• 28-pin, 300-mil DIP, cerDIP or 28-pin HLCC, PLCC  
package  
Functional Description  
Available in a 28-pin, 300-mil DIP or windowed J-leaded  
ceramic chip carrier (HLCC), the CY7C344 represents the  
Logic Block Diagram[1]  
Pin Configurations  
HLCC  
15(22) INPUT  
15(23) INPUT  
INPUT  
1(8)  
Top View  
INPUT/CLK 2(9)  
27(6)  
28(7)  
INPUT  
INPUT  
INPUT  
INPUT  
13(20)  
14(21)  
4
3
2
1
28 27 26  
25  
5
6
7
8
9
10  
11  
I/O  
I/O  
I/O  
INPUT  
INPUT  
INPUT  
INPUT/CLK  
I/O  
24  
23  
22  
21  
20  
19  
MACROCELL 2  
MACROCELL 1  
I/O 3(10)  
I/O 4(11)  
I/O 5(12)  
I/O 6(13)  
I/O 9(16)  
I/O 10(17)  
I/O 11(18)  
I/O 12(19)  
I/O 17(24)  
I/O 18(25)  
I/O 19(26)  
I/O 20(27)  
I/O 23(2)  
I/O 24(3)  
I/O 25(4)  
I/O 26(5)  
INPUT  
INPUT  
INPUT  
INPUT  
I/O  
MACROCELL 4  
MACROCELL 6  
MACROCELL 8  
MACROCELL 10  
MACROCELL 12  
MACROCELL 14  
MACROCELL 16  
MACROCELL 18  
MACROCELL 20  
MACROCELL 22  
MACROCELL 24  
MACROCELL 26  
MACROCELL 28  
MACROCELL 30  
MACROCELL 32  
MACROCELL 3  
MACROCELL 5  
MACROCELL 7  
MACROCELL 9  
MACROCELL 11  
MACROCELL 13  
MACROCELL 15  
MACROCELL 17  
MACROCELL 19  
MACROCELL 21  
MACROCELL 23  
MACROCELL 25  
MACROCELL 27  
MACROCELL 29  
MACROCELL 31  
G
L
I
O
O
B
A
L
I/O  
12 13 14 1516 1718  
C
O
N
T
CerDIP  
B
U
S
Top View  
R
O
L
INPUT  
INPUT  
INPUT  
I/O  
1
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
INPUT/CLK  
I/O  
2
3
4
5
6
7
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
V
CC  
V
CC  
GND  
I/O  
GND  
I/O  
8
9
I/O  
I/O  
10  
11  
12  
13  
14  
32  
64 EXPANDER PRODUCT TERM ARRAY  
I/O  
I/O  
INPUT  
I/O  
I/O  
INPUT  
INPUT  
INPUT  
Cypress Semiconductor Corporation  
Document #: 38-03006 Rev. *A  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised April 19, 2004  

CY7C344-25WMB 替代型号

型号 品牌 替代类型 描述 数据表
EPM5032DC-25 ALTERA

功能相似

UV PLD, 25ns, PAL-Type, CMOS, CDIP28, WINDOWED, CERAMIC, DIP-28
EPM5032PC-25 ALTERA

功能相似

OT PLD, 25ns, PAL-Type, CMOS, PDIP28, PLASTIC, DIP-28

与CY7C344-25WMB相关器件

型号 品牌 获取价格 描述 数据表
CY7C344-35DMB ETC

获取价格

UV-Erasable/OTP PLD
CY7C344-35HMB CYPRESS

获取价格

UV PLD, 55ns, PAL-Type, CMOS, CQCC28, WINDOWED, CERAMIC, LCC-28
CY7C344-35WMB ETC

获取价格

UV-Erasable/OTP PLD
CY7C344B CYPRESS

获取价格

32-Macrocell MAX EPLD
CY7C344B_05 CYPRESS

获取价格

32-Macrocell MAX㈢ EPLD
CY7C344B-10HC CYPRESS

获取价格

32-Macrocell MAX㈢ EPLD
CY7C344B-10JC CYPRESS

获取价格

32-Macrocell MAX㈢ EPLD
CY7C344B-10JCR CYPRESS

获取价格

OT PLD, 16ns, CMOS, PQCC28, PLASTIC, LCC-28
CY7C344B-10JCT CYPRESS

获取价格

暂无描述
CY7C344B-10PC CYPRESS

获取价格

32-Macrocell MAX㈢ EPLD