生命周期: | Obsolete | 零件包装代码: | PGA |
包装说明: | WPGA, PGA68,11X11 | 针数: | 68 |
Reach Compliance Code: | compliant | HTS代码: | 8542.39.00.01 |
风险等级: | 5.81 | 其他特性: | LABS INTERCONNECTED BY PIA; 8 LABS; 128 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK |
最大时钟频率: | 62.5 MHz | 系统内可编程: | NO |
JESD-30 代码: | S-CPGA-P68 | JTAG BST: | NO |
长度: | 27.94 mm | 专用输入次数: | 7 |
I/O 线路数量: | 52 | 宏单元数: | 128 |
端子数量: | 68 | 最高工作温度: | 85 °C |
最低工作温度: | -40 °C | 组织: | 7 DEDICATED INPUTS, 52 I/O |
输出函数: | MACROCELL | 封装主体材料: | CERAMIC, METAL-SEALED COFIRED |
封装代码: | WPGA | 封装等效代码: | PGA68,11X11 |
封装形状: | SQUARE | 封装形式: | GRID ARRAY, WINDOW |
电源: | 5 V | 可编程逻辑类型: | UV PLD |
传播延迟: | 40 ns | 认证状态: | Not Qualified |
座面最大高度: | 5.715 mm | 子类别: | Programmable Logic Devices |
最大供电电压: | 5.5 V | 最小供电电压: | 4.5 V |
标称供电电压: | 5 V | 表面贴装: | NO |
技术: | CMOS | 温度等级: | INDUSTRIAL |
端子形式: | PIN/PEG | 端子节距: | 2.54 mm |
端子位置: | PERPENDICULAR | 宽度: | 27.94 mm |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
CY7C342B-25RMB | CYPRESS |
获取价格 |
UV PLD, 51ns, 128-Cell, CMOS, CPGA68, WINDOWED, CERAMIC, PGA-68 | |
CY7C342B-25TMB | ETC |
获取价格 |
UV-Erasable/OTP Complex PLD | |
CY7C342B-30HI | ETC |
获取价格 |
UV-Erasable/OTP Complex PLD | |
CY7C342B-30HMB | CYPRESS |
获取价格 |
UV PLD, 60ns, 128-Cell, CMOS, CQCC68, WINDOWED, LCC-68 | |
CY7C342B-30JC | CYPRESS |
获取价格 |
128-Macrocell MAX EPLDs | |
CY7C342B-30JCR | CYPRESS |
获取价格 |
暂无描述 | |
CY7C342B-30JCT | CYPRESS |
获取价格 |
OT PLD, 45ns, CMOS, PQCC68, PLASTIC, LCC-68 | |
CY7C342B-30JI | CYPRESS |
获取价格 |
128-Macrocell MAX EPLDs | |
CY7C342B-30JIR | CYPRESS |
获取价格 |
OT PLD, 60ns, CMOS, PQCC68, PLASTIC, LCC-68 | |
CY7C342B-30RC | CYPRESS |
获取价格 |
UV PLD, 60ns, 128-Cell, CMOS, CPGA68, WINDOWED, CERAMIC, PGA-68 |