是否Rohs认证: | 不符合 | 生命周期: | Obsolete |
零件包装代码: | LCC | 包装说明: | PLASTIC, LCC-68 |
针数: | 68 | Reach Compliance Code: | not_compliant |
HTS代码: | 8542.39.00.01 | 风险等级: | 5.88 |
其他特性: | LABS INTERCONNECTED BY PIA; 8 LABS; 128 MACROCELLS; 1 EXTERNAL CLOCK; SHARED INPUT/CLOCK | 最大时钟频率: | 22.2 MHz |
系统内可编程: | NO | JESD-30 代码: | S-PQCC-J68 |
JESD-609代码: | e0 | JTAG BST: | NO |
长度: | 24.2316 mm | 专用输入次数: | 7 |
I/O 线路数量: | 52 | 宏单元数: | 128 |
端子数量: | 68 | 最高工作温度: | 85 °C |
最低工作温度: | -40 °C | 组织: | 7 DEDICATED INPUTS, 52 I/O |
输出函数: | MACROCELL | 封装主体材料: | PLASTIC/EPOXY |
封装代码: | QCCJ | 封装等效代码: | LDCC68,1.0SQ |
封装形状: | SQUARE | 封装形式: | CHIP CARRIER |
峰值回流温度(摄氏度): | 225 | 电源: | 5 V |
可编程逻辑类型: | OT PLD | 传播延迟: | 75 ns |
认证状态: | Not Qualified | 座面最大高度: | 5.08 mm |
子类别: | Programmable Logic Devices | 最大供电电压: | 5.5 V |
最小供电电压: | 4.5 V | 标称供电电压: | 5 V |
表面贴装: | YES | 技术: | CMOS |
温度等级: | INDUSTRIAL | 端子面层: | Tin/Lead (Sn/Pb) |
端子形式: | J BEND | 端子节距: | 1.27 mm |
端子位置: | QUAD | 处于峰值回流温度下的最长时间: | 30 |
宽度: | 24.2316 mm | Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
CY7C342-35JIR | CYPRESS |
获取价格 |
OT PLD, 75ns, CMOS, PQCC68, PLASTIC, LCC-68 | |
CY7C342-35JIT | CYPRESS |
获取价格 |
OT PLD, 75ns, CMOS, PQCC68, PLASTIC, LCC-68 | |
CY7C342-35RC | CYPRESS |
获取价格 |
UV PLD, 75ns, 128-Cell, CMOS, CPGA68, WINDOWED, CERAMIC, PGA-68 | |
CY7C342-35RI | CYPRESS |
获取价格 |
UV PLD, 75ns, 128-Cell, CMOS, CPGA68, WINDOWED, CERAMIC, PGA-68 | |
CY7C342-35RMB | CYPRESS |
获取价格 |
暂无描述 | |
CY7C342-35TMB | CYPRESS |
获取价格 |
UV PLD, 75ns, 128-Cell, CMOS, CQFP68, WINDOWED, CERQUAD-68 | |
CY7C342-40GC | CYPRESS |
获取价格 |
OT PLD, 40ns, 128-Cell, CMOS, CPGA68, PGA-68 | |
CY7C342-40GI | CYPRESS |
获取价格 |
OT PLD, 40ns, 128-Cell, CMOS, CPGA68, PGA-68 | |
CY7C342-40HC | CYPRESS |
获取价格 |
UV PLD, 40ns, 128-Cell, CMOS, CQCC68, WINDOWED, LCC-68 | |
CY7C342-40HI | CYPRESS |
获取价格 |
UV PLD, 40ns, 128-Cell, CMOS, CQCC68, WINDOWED, LCC-68 |