5秒后页面跳转
CY7C1418AV18-250BZC PDF预览

CY7C1418AV18-250BZC

更新时间: 2024-11-06 05:19:27
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器双倍数据速率
页数 文件大小 规格书
24页 261K
描述
36-Mbit DDR-II SRAM 2-Word Burst Architecture

CY7C1418AV18-250BZC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:15 X 17 MM, 1.40 MM HEIGHT, MO-216, FBGA-165
针数:165Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.8最长访问时间:0.45 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):250 MHz
I/O 类型:COMMONJESD-30 代码:R-PBGA-B165
JESD-609代码:e0长度:17 mm
内存密度:37748736 bit内存集成电路类型:DDR SRAM
内存宽度:18湿度敏感等级:3
功能数量:1端子数量:165
字数:2097152 words字数代码:2000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:2MX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LBGA封装等效代码:BGA165,11X15,40
封装形状:RECTANGULAR封装形式:GRID ARRAY, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):220
电源:1.5/1.8,1.8 V认证状态:Not Qualified
座面最大高度:1.4 mm最大待机电流:0.25 A
最小待机电流:1.7 V子类别:SRAMs
最大压摆率:0.7 mA最大供电电压 (Vsup):1.9 V
最小供电电压 (Vsup):1.7 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:BALL端子节距:1 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:15 mmBase Number Matches:1

CY7C1418AV18-250BZC 数据手册

 浏览型号CY7C1418AV18-250BZC的Datasheet PDF文件第2页浏览型号CY7C1418AV18-250BZC的Datasheet PDF文件第3页浏览型号CY7C1418AV18-250BZC的Datasheet PDF文件第4页浏览型号CY7C1418AV18-250BZC的Datasheet PDF文件第5页浏览型号CY7C1418AV18-250BZC的Datasheet PDF文件第6页浏览型号CY7C1418AV18-250BZC的Datasheet PDF文件第7页 
CY7C1416AV18  
CY7C1427AV18  
CY7C1418AV18  
CY7C1420AV18  
PRELIMINARY  
36-Mbit DDR-II SRAM 2-Word  
Burst Architecture  
Features  
Functional Description  
• 36-Mbit density (4M x 8, 4M x 9, 2M x 18, 1M x 36)  
• 250-MHz clock for high bandwidth  
The CY7C1416AV18, CY7C1427AV18, CY7C1418AV18, and  
CY7C1420AV18 are 1.8V Synchronous Pipelined SRAM  
equipped with DDR-II architecture. The DDR-II consists of an  
SRAM core with advanced synchronous peripheral circuitry  
and a 1-bit burst counter. Addresses for Read and Write are  
latched on alternate rising edges of the input (K) clock. Write  
data is registered on the rising edges of both K and K. Read  
data is driven on the rising edges of C and C if provided, or on  
the rising edge of K and K if C/C are not provided. Each  
address location is associated with two 8-bit words in the case  
of CY7C1416AV18 and two 9-bit words in the case of  
CY7C1427AV18 that burst sequentially into or out of the  
device. The burst counter always starts with a “0” internally in  
the case of CY7C1416AV18 and CY7C1427AV18. On  
CY7C1418AV18 and CY7C1420AV18, the burst counter takes  
in the least significant bit of the external address and bursts  
two 18-bit words in the case of CY7C1418AV18 and two 36-bit  
words in the case of CY7C1420AV18 sequentially into or out  
of the device.  
• 2-Word burst for reducing address bus frequency  
• Double Data Rate (DDR) interfaces  
(data transferred at 500 MHz) @ 250 MHz  
• Two input clocks (K and K) for precise DDR timing  
— SRAM uses rising edges only  
• Two output clocks (C and C) account for clock skew  
and flight time mismatching  
• Echo clocks (CQ and CQ) simplify data capture in  
high-speed systems  
• Synchronous internally self-timed writes  
• 1.8V core power supply with HSTL inputs and outputs  
• Variable drive HSTL output buffers  
• Expanded HSTL output voltage (1.4V–VDD  
)
Asynchronous inputs include impedance match (ZQ).  
Synchronous data outputs (Q, sharing the same physical pins  
as the data inputs D) are tightly matched to the two output echo  
clocks CQ/CQ, eliminating the need for separately capturing  
data from each individual DDR SRAM in the system design.  
Output data clocks (C/C) enable maximum system clocking  
and data synchronization flexibility.  
• 15 x 17 x 1.4 mm 1.0-mm pitch fBGA package,  
165 ball (11x15 matrix)  
• JTAG 1149.1 compatible test access port  
• Delay Lock Loop (DLL) for accurate data placement  
Configurations  
All synchronous inputs pass through input registers controlled  
by the K or K input clocks. All data outputs pass through output  
registers controlled by the C or C input clocks. Writes are  
conducted with on-chip synchronous self-timed write circuitry.  
CY7C1416AV18 – 4M x 8  
CY7C1427AV18 – 4M x 9  
CY7C1418AV18 – 2M x 18  
CY7C1420AV18 – 1M x 36  
Selection Guide  
250 MHz  
250  
200 MHz  
200  
167 MHz  
167  
Unit  
MHz  
mA  
Maximum Operating Frequency  
Maximum Operating Current  
TBD  
TBD  
TBD  
Shaded areas contain advance information.  
Cypress Semiconductor Corporation  
Document Number: 38-05616 Rev. **  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised July 15, 2004  

CY7C1418AV18-250BZC 替代型号

型号 品牌 替代类型 描述 数据表
CY7C1418AV18-250BZXC CYPRESS

类似代替

36-Mbit DDR-II SRAM 2-Word Burst Architecture

与CY7C1418AV18-250BZC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1418AV18-250BZI CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-250BZXC CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-250BZXI CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-278BZC CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-278BZI CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-278BZXC CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-278BZXI CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-300BZC CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-300BZI CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture
CY7C1418AV18-300BZXC CYPRESS

获取价格

36-Mbit DDR-II SRAM 2-Word Burst Architecture