5秒后页面跳转
CY7C1387F-250BGC PDF预览

CY7C1387F-250BGC

更新时间: 2024-11-25 03:11:03
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器
页数 文件大小 规格书
30页 1241K
描述
18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM

CY7C1387F-250BGC 技术参数

是否Rohs认证: 不符合生命周期:Active
Reach Compliance Code:compliant风险等级:5.88
最长访问时间:3.4 ns最大时钟频率 (fCLK):250 MHz
I/O 类型:COMMONJESD-30 代码:R-PBGA-B119
内存密度:18874368 bit内存集成电路类型:STANDARD SRAM
内存宽度:18端子数量:119
字数:1048576 words字数代码:1000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:1MX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA119,7X17,50
封装形状:RECTANGULAR封装形式:GRID ARRAY
并行/串行:PARALLEL电源:2.5/3.3,3.3 V
认证状态:Not Qualified最大待机电流:0.07 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.35 mA表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子形式:BALL端子节距:1.27 mm
端子位置:BOTTOMBase Number Matches:1

CY7C1387F-250BGC 数据手册

 浏览型号CY7C1387F-250BGC的Datasheet PDF文件第2页浏览型号CY7C1387F-250BGC的Datasheet PDF文件第3页浏览型号CY7C1387F-250BGC的Datasheet PDF文件第4页浏览型号CY7C1387F-250BGC的Datasheet PDF文件第5页浏览型号CY7C1387F-250BGC的Datasheet PDF文件第6页浏览型号CY7C1387F-250BGC的Datasheet PDF文件第7页 
CY7C1386D, CY7C1386F  
CY7C1387D, CY7C1387F  
18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM  
Features  
Functional Description [1]  
• Supports bus operation up to 250 MHz  
The  
CY7C1386D/CY7C1387D/CY7C1386F/CY7C1387F  
SRAM integrates 512K x 36/1M x 18 SRAM cells with  
advanced synchronous peripheral circuitry and a two-bit  
counter for internal burst operation. All synchronous inputs are  
gated by registers controlled by a positive edge triggered clock  
input (CLK). The synchronous inputs include all addresses, all  
data inputs, address-pipelining chip enable (CE1), depth  
expansion chip enables (CE2 and CE3 [2]), burst control inputs  
• Available speed grades are 250, 200, and 167 MHz  
• Registered inputs and outputs for pipelined operation  
• Optimal for performance (double-cycle deselect)  
• Depth expansion without wait state  
• 3.3V core power supply (VDD  
)
• 2.5V or 3.3V IO power supply (VDDQ)  
• Fast clock-to-output times  
(ADSC, ADSP,  
ADV), write enables ( , and BWE), and  
BWX  
and  
global write (GW). Asynchronous inputs include the output  
enable (OE) and the ZZ pin.  
— 2.6 ns (for 250 MHz device)  
Addresses and chip enables are registered at rising edge of  
clock when either address strobe processor (ADSP) or  
address strobe controller (ADSC) are active. Subsequent  
burst addresses can be internally generated as controlled by  
the advance pin (ADV).  
• Provides high-performance 3-1-1-1 access rate  
• User selectable burst counter supporting Intel® Pentium®  
interleaved or linear burst sequences  
• Separate processor and controller address strobes  
• Synchronous self timed writes  
Address, data inputs, and write controls are registered on-chip  
to initiate a self timed write cycle.This part supports byte write  
operations (see Pin Configurations on page 3 and Truth Table  
[4, 5, 6, 7, 8] on page 9 for further details). Write cycles can be  
one to four bytes wide as controlled by the byte write control  
inputs. GW active LOW causes all bytes to be written. This  
device incorporates an additional pipelined enable register  
which delays turning off the output buffers an additional cycle  
when a deselect is executed.This feature allows depth  
expansion without penalizing system performance.  
• Asynchronous output enable  
• CY7C1386D/CY7C1387D available in JEDEC-standard  
Pb-free 100-pin TQFP, Pb-free and non Pb-free 165-ball  
FBGA package. CY7C1386F/CY7C1387F available in  
Pb-free and non Pb-free 119-ball BGA package  
• IEEE 1149.1 JTAG-Compatible Boundary Scan  
• ZZ sleep mode option  
The  
CY7C1386D/CY7C1387D/CY7C1386F/CY7C1387F  
operates from a +3.3V core power supply while all outputs  
operate with a +3.3V or +2.5V supply. All inputs and outputs  
are JEDEC-standard and JESD8-5-compatible.  
Selection Guide  
250 MHz  
200 MHz  
3.0  
167 MHz  
3.4  
Unit  
ns  
Maximum Access Time  
2.6  
350  
70  
Maximum Operating Current  
Maximum CMOS Standby Current  
300  
275  
mA  
mA  
70  
70  
Notes  
1. For best practices or recommendations, please refer to the Cypress application note AN1064, SRAM System Design Guidelines on www.cypress.com.  
2. CE and CE are for TQFP and 165 FBGA packages only. 119 BGA is offered only in Single Chip Enable.  
3
2
Cypress Semiconductor Corporation  
Document Number: 38-05545 Rev. *E  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised Feburary 09, 2007  
[+] Feedback  

与CY7C1387F-250BGC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1387F-250BGI CYPRESS

获取价格

18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1387F-250BGXC CYPRESS

获取价格

18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1387F-250BGXI CYPRESS

获取价格

18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1387FV25 CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1387FV25-167BGC CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1387FV25-167BGI CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1387FV25-167BGXC CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1387FV25-167BGXI CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1387FV25-200BGC CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1387FV25-200BGI CYPRESS

获取价格

18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM