5秒后页面跳转
CY7C1356CV25-167BZC PDF预览

CY7C1356CV25-167BZC

更新时间: 2024-09-19 09:43:59
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器
页数 文件大小 规格书
25页 338K
描述
9-Mbit ( 256K x 36/512K x 18 ) Pipelined SRAM with NoBL-TM Architecture

CY7C1356CV25-167BZC 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:ObsoleteReach Compliance Code:compliant
风险等级:5.92最长访问时间:3.5 ns
最大时钟频率 (fCLK):167 MHzI/O 类型:COMMON
JESD-30 代码:R-PBGA-B165JESD-609代码:e0
内存密度:9437184 bit内存集成电路类型:ZBT SRAM
内存宽度:18端子数量:165
字数:524288 words字数代码:512000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:512KX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA165,11X15,40
封装形状:RECTANGULAR封装形式:GRID ARRAY
并行/串行:PARALLEL峰值回流温度(摄氏度):NOT SPECIFIED
电源:2.5 V认证状态:Not Qualified
最大待机电流:0.035 A最小待机电流:2.38 V
子类别:SRAMs最大压摆率:0.18 mA
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:BALL
端子节距:1 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:NOT SPECIFIEDBase Number Matches:1

CY7C1356CV25-167BZC 数据手册

 浏览型号CY7C1356CV25-167BZC的Datasheet PDF文件第2页浏览型号CY7C1356CV25-167BZC的Datasheet PDF文件第3页浏览型号CY7C1356CV25-167BZC的Datasheet PDF文件第4页浏览型号CY7C1356CV25-167BZC的Datasheet PDF文件第5页浏览型号CY7C1356CV25-167BZC的Datasheet PDF文件第6页浏览型号CY7C1356CV25-167BZC的Datasheet PDF文件第7页 
CY7C1354CV25  
CY7C1356CV25  
PRELIMINARY  
9-Mbit (256K x 36/512K x 18) Pipelined SRAM  
with NoBL™ Architecture  
Features  
Functional Description  
• Pin-compatible with and functionally equivalent to  
ZBT™  
The CY7C1354CV25 and CY7C1356CV25 are 2.5V, 256K x  
36 and 512K x 18 Synchronous pipelined burst SRAMs with  
No Bus Latency™ (NoBL™) logic, respectively. They are  
designed to support unlimited true back-to-back Read/Write  
operations with no wait states. The CY7C1354CV25 and  
CY7C1356CV25 are equipped with the advanced (NoBL) logic  
required to enable consecutive Read/Write operations with  
data being transferred on every clock cycle. This feature  
dramatically improves the throughput of data in systems that  
require frequent Write/Read transitions. The CY7C1354CV25  
and CY7C1356CV25 are pin-compatible with and functionally  
equivalent to ZBT devices.  
• Supports 225-MHz bus operations with zero wait states  
— Available speed grades are 225, 200, and 167 MHz  
• Internally self-timed output buffer control to eliminate  
the need to use asynchronous OE  
• Fully registered (inputs and outputs) for pipelined  
operation  
• Byte Write capability  
• Single 2.5V power supply  
All synchronous inputs pass through input registers controlled  
by the rising edge of the clock. All data outputs pass through  
output registers controlled by the rising edge of the clock. The  
clock input is qualified by the Clock Enable (CEN) signal,  
which when deasserted suspends operation and extends the  
previous clock cycle.  
• Fast clock-to-output times  
— 2.8 ns (for 225-MHz device)  
— 3.2ns (for 200-MHz device)  
— 3.5 ns (for 167-MHz device)  
• Clock Enable (CEN) pin to suspend operation  
• Synchronous self-timed writes  
Write operations are controlled by the Byte Write Selects  
(BWa–BWd for CY7C1354CV25 and BWa–BWb for  
CY7C1356CV25) and a Write Enable (WE) input. All writes are  
conducted with on-chip synchronous self-timed write circuitry.  
• Available in lead-free 100 TQFP, 119 BGA, and 165 fBGA  
packages  
Three synchronous Chip Enables (CE1, CE2, CE3) and an  
asynchronous Output Enable (OE) provide for easy bank  
selection and output three-state control. In order to avoid bus  
contention, the output drivers are synchronously three-stated  
during the data portion of a write sequence.  
• IEEE 1149.1 JTAG Boundary Scan  
Burst capabilitylinear or interleaved burst order  
• “ZZ” Sleep Mode option and Stop Clock option  
Logic Block Diagram–CY7C1354CV25 (256K x 36)  
ADDRESS  
REGISTER 0  
A0, A1, A  
A1  
A0  
A1'  
A0'  
D1  
D0  
Q1  
Q0  
BURST  
LOGIC  
MODE  
C
ADV/LD  
C
CLK  
CEN  
WRITE ADDRESS  
REGISTER 1  
WRITE ADDRESS  
REGISTER 2  
O
O
S
U
D
A
T
U
T
P
T
P
E
N
S
U
T
U
T
ADV/LD  
A
E
WRITE REGISTRY  
AND DATA COHERENCY  
CONTROL LOGIC  
R
E
G
I
MEMORY  
ARRAY  
B
U
F
S
T
E
E
R
I
DQs  
DQP  
DQP  
DQP  
DQP  
WRITE  
DRIVERS  
BW  
BW  
a
a
b
c
d
A
M
P
b
BW  
BW  
c
S
T
E
R
S
F
d
E
R
S
S
WE  
E
E
N
G
INPUT  
REGISTER 1  
INPUT  
REGISTER 0  
E
E
OE  
READ LOGIC  
CE1  
CE2  
CE3  
SLEEP  
CONTROL  
ZZ  
Cypress Semiconductor Corporation  
Document #: 38-05537 Rev. *B  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised November 1, 2004  

与CY7C1356CV25-167BZC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1356CV25-167BZI CYPRESS

获取价格

9-Mbit ( 256K x 36/512K x 18 ) Pipelined SRAM with NoBL-TM Architecture
CY7C1356CV25-167BZXC CYPRESS

获取价格

9-Mbit ( 256K x 36/512K x 18 ) Pipelined SRAM with NoBL-TM Architecture
CY7C1356CV25-167BZXI CYPRESS

获取价格

9-Mbit ( 256K x 36/512K x 18 ) Pipelined SRAM with NoBL-TM Architecture
CY7C1356CV25-200AXC CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w
CY7C1356CV25-200AXI CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w
CY7C1356CV25-200BGC CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w
CY7C1356CV25-200BGI CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w
CY7C1356CV25-200BGXC CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w
CY7C1356CV25-200BGXI CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w
CY7C1356CV25-200BZC CYPRESS

获取价格

9-Mbit (256K x 36/512K x 18) Pipelined SRAM w