5秒后页面跳转
CY7C1350B-143AC PDF预览

CY7C1350B-143AC

更新时间: 2024-11-25 05:09:35
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 存储内存集成电路静态存储器时钟
页数 文件大小 规格书
14页 200K
描述
128Kx36 Pipelined SRAM with NoBL Architecture

CY7C1350B-143AC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数:100Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.83最长访问时间:4 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):143 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e0长度:20 mm
内存密度:4718592 bit内存集成电路类型:ZBT SRAM
内存宽度:36功能数量:1
端子数量:100字数:131072 words
字数代码:128000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:128KX36输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装等效代码:QFP100,.63X.87封装形状:RECTANGULAR
封装形式:FLATPACK, LOW PROFILE并行/串行:PARALLEL
电源:3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.005 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.35 mA最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD宽度:14 mm
Base Number Matches:1

CY7C1350B-143AC 数据手册

 浏览型号CY7C1350B-143AC的Datasheet PDF文件第2页浏览型号CY7C1350B-143AC的Datasheet PDF文件第3页浏览型号CY7C1350B-143AC的Datasheet PDF文件第4页浏览型号CY7C1350B-143AC的Datasheet PDF文件第5页浏览型号CY7C1350B-143AC的Datasheet PDF文件第6页浏览型号CY7C1350B-143AC的Datasheet PDF文件第7页 
350B  
PRELIMINARY  
CY7C1350B  
128Kx36 Pipelined SRAM with NoBL™ Architecture  
Features  
Functional Description  
• Pin compatible and functionally equivalent to ZBT™  
devices IDT71V546, MT55L128L36P, and MCM63Z736  
• Supports 166-MHz bus operations with zero wait states  
— Data is transferred on every clock  
The CY7C1350B is a 3.3V, 128K by 36 synchronous-pipelined  
Burst SRAM designed specifically to support unlimited true  
back-to-back Read/Write operations without the insertion of  
wait states. The CY7C1350B is equipped with the advanced  
No Bus Latency(NoBL) logic required to enable consec-  
utive Read/Write operations with data being transferred on ev-  
ery clock cycle. This feature dramatically improves the  
throughput of the SRAM, especially in systems that require  
frequent Write/Read transitions. The CY7C1350B is pin/func-  
• Internally self-timed output buffer control to eliminate  
the need to use OE  
• Fully registered (inputs and outputs) for pipelined  
operation  
• Byte Write capability  
tionally  
compatible  
to  
ZBT  
SRAMs  
IDT71V546,  
MT55L128L36P, and MCM63Z736.  
• 128K x 36 common I/O architecture  
• Single 3.3V power supply  
• Fast clock-to-output times  
— 3.5 ns (for 166-MHz device)  
All synchronous inputs pass through input registers controlled  
by the rising edge of the clock. All data outputs pass through  
output registers controlled by the rising edge of the clock. The  
clock input is qualified by the Clock Enable (CEN) signal, which  
when deasserted suspends operation and extends the previ-  
ous clock cycle. Maximum access delay from the clock rise is  
3.5 ns (166-MHz device).  
— 3.8 ns (for 150-MHz device)  
— 4.0 ns (for 143-MHz device)  
— 4.2 ns (for 133-MHz device)  
— 5.0 ns (for 100-MHz device)  
Write operations are controlled by the four Byte Write Select  
(BWS[3:0]) and a Write Enable (WE) input. All writes are con-  
ducted with on-chip synchronous self-timed write circuitry.  
— 7.0 ns (for 80-MHz device)  
• Clock Enable (CEN) pin to suspend operation  
• Synchronous self-timed writes  
• Asynchronous output enable  
• JEDEC-standard 100 TQFP package  
• Burst Capability—linear or interleaved burst order  
• Low standby power (17.325 mW max.)  
Three synchronous Chip Enables (CE1, CE2, CE3) and an  
asynchronous Output Enable (OE) provide for easy bank se-  
lection and output three-state control. In order to avoid bus  
contention, the output drivers are synchronously three-stated  
during the data portion of a write sequence.  
Logic Block Diagram  
36  
D
CLK  
Data-In REG.  
CE  
Q
36  
ADV/LD  
17  
A
[16:0]  
CEN  
CE  
CONTROL  
and WRITE  
LOGIC  
36  
128Kx36  
1
CE  
MEMORY  
2
DQ  
[31:0]  
[3:0]  
CE  
ARRAY  
17  
3
36  
DP  
WE  
BWS  
[3:0]  
MODE  
OE  
.
Selection Guide  
-166  
3.5  
400  
5
-150  
-143  
4.0  
350  
5
-133  
4.2  
300  
5
-100  
-80  
7.0  
200  
5
Maximum Access Time (ns)  
3.8  
375  
5
5.0  
250  
5
Maximum Operating Current (mA)  
Commercial  
Commercial  
Maximum CMOS Standby Current (mA)  
Shaded areas contain advance information.  
NoBL and No Bus Latency are trademarks of Cypress Semiconductor Corporation.  
ZBT is a trademark of Integrated Device Technology.  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose  
CA 95134  
408-943-2600  
Document #: 38-05045 Rev. **  
Revised September 7, 2001  

与CY7C1350B-143AC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1350B-143ACT CYPRESS

获取价格

ZBT SRAM, 128KX36, 4ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
CY7C1350B-150AC CYPRESS

获取价格

128Kx36 Pipelined SRAM with NoBL Architecture
CY7C1350B-166AC CYPRESS

获取价格

128Kx36 Pipelined SRAM with NoBL Architecture
CY7C1350F CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture
CY7C1350F-100AC CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture
CY7C1350F-100AI CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture
CY7C1350F-100BGC CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture
CY7C1350F-100BGI CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture
CY7C1350F-133AC CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture
CY7C1350F-133AI CYPRESS

获取价格

4-Mb (128K x 36) Pipelined SRAM with Nobl Architecture