5秒后页面跳转
CY7C1336F-117AC PDF预览

CY7C1336F-117AC

更新时间: 2024-11-28 09:43:51
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器
页数 文件大小 规格书
15页 327K
描述
2-Mbit (64K x 32) Flow-Through Sync SRAM

CY7C1336F-117AC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:14 X 20 MM, 1.4 MM HEIGHT, PLASTIC, TQFP-100
针数:100Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.83最长访问时间:7.5 ns
其他特性:FLOW-THROUGH ARCHITECTURE最大时钟频率 (fCLK):117 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e0长度:20 mm
内存密度:2097152 bit内存集成电路类型:CACHE SRAM
内存宽度:32湿度敏感等级:3
功能数量:1端子数量:100
字数:65536 words字数代码:64000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:64KX32
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):225
电源:3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.018 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.22 mA最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:14 mmBase Number Matches:1

CY7C1336F-117AC 数据手册

 浏览型号CY7C1336F-117AC的Datasheet PDF文件第2页浏览型号CY7C1336F-117AC的Datasheet PDF文件第3页浏览型号CY7C1336F-117AC的Datasheet PDF文件第4页浏览型号CY7C1336F-117AC的Datasheet PDF文件第5页浏览型号CY7C1336F-117AC的Datasheet PDF文件第6页浏览型号CY7C1336F-117AC的Datasheet PDF文件第7页 
CY7C1336F  
2-Mbit (64K x 32) Flow-Through Sync SRAM  
Features  
• 64K x 32 common I/O  
• 3.3V –5% and +10% core power supply (VDD  
• 3.3V I/O supply (VDDQ  
• Fast clock-to-output times  
— 6.5 ns (133-MHz version)  
— 7.5 ns (117-MHz version)  
Functional Description[1]  
The CY7C1336F is a 65,536 x 32 synchronous cache RAM  
designed to interface with high-speed microprocessors with  
)
minimum glue logic. Maximum access delay from clock rise is  
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the  
first address in a burst and increments the address automati-  
cally for the rest of the burst access. All synchronous inputs  
are gated by registers controlled by a positive-edge-triggered  
Clock Input (CLK). The synchronous inputs include all  
addresses, all data inputs, address-pipelining Chip Enable  
)
(
), depth-expansion Chip Enables (CE and  
), Burst  
CE3  
• Provide high-performance 2-1-1-1 access rate  
CE1  
2
Control inputs (  
,
,
), Write Enables  
). Asynchronous  
and  
ADV  
ADSC ADSP  
• User-selectable burst counter supporting Intel  
(
,
and  
), and Global Write (  
BWE  
BW[A:D]  
Pentiuminterleaved or linear burst sequences  
GW  
(
)
and the ZZ pin  
.
nputs include the Output Enable  
OE  
i
• Separate processor and controller address strobes  
• Synchronous self-timed write  
• Asynchronous output enable  
• Supports 3.3V I/O level  
• Offered in JEDEC-standard 100-pin TQFP package  
• “ZZ” Sleep Mode option  
The CY7C1336F allows either interleaved or linear burst  
sequences, selected by the MODE input pin. A HIGH selects  
an interleaved burst sequence, while a LOW selects a linear  
burst sequence. Burst accesses can be initiated with the  
Processor Address Strobe (ADSP) or the cache Controller  
Address Strobe (ADSC) inputs. Address advancement is  
controlled by the Address Advancement (ADV) input.  
Addresses and chip enables are registered at rising edge of  
clock when either Address Strobe Processor (  
) or  
ADSP  
Address Strobe Controller (  
) are active. Subsequent  
ADSC  
burst addresses can be internally generated as controlled by  
the Advance pin ( ).  
ADV  
The CY7C1336F operates from a +3.3V core power supply  
while all outputs may operate with a +3.3V supply. All inputs  
and outputs are JEDEC-standard JESD8-5-compatible.  
Logic Block Diagram  
ADDRESS  
REGISTER  
A0, A1, A  
A[1:0]  
MODE  
ADV  
CLK  
Q1  
BURST  
COUNTER  
AND LOGIC  
Q0  
CLR  
ADSC  
ADSP  
DQ  
D
DQ  
BYTE  
WRITE REGISTER  
D
BYTE  
BW  
D
WRITE REGISTER  
DQ  
C
DQ  
C
BYTE  
BW  
C
BYTE  
WRITE REGISTER  
OUTPUT  
BUFFERS  
DQs  
WRITE REGISTER  
MEMORY  
ARRAY  
SENSE  
AMPS  
DQ  
B
DQ  
B
BYTE  
BW  
B
BYTE  
WRITE REGISTER  
WRITE REGISTER  
DQ  
A
BYTE  
DQ  
A
BW  
A
WRITE REGISTER  
BYTE  
BWE  
WRITE REGISTER  
INPUT  
REGISTERS  
GW  
ENABLE  
REGISTER  
CE1  
CE2  
CE3  
OE  
SLEEP  
CONTROL  
ZZ  
Note:  
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-05386 Rev. *A  
Revised April 9, 2004  

与CY7C1336F-117AC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1336F-117AXC CYPRESS

获取价格

Cache SRAM, 64KX32, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.4 MM HEIGHT, PLASTIC, TQFP-100
CY7C1336H CYPRESS

获取价格

2-Mbit (64K x 32) Flow-Through Sync SRAM
CY7C1336H-100AXC CYPRESS

获取价格

2-Mbit (64K x 32) Flow-Through Sync SRAM
CY7C1336H-100AXI CYPRESS

获取价格

2-Mbit (64K x 32) Flow-Through Sync SRAM
CY7C1336H-133AXC CYPRESS

获取价格

2-Mbit (64K x 32) Flow-Through Sync SRAM
CY7C1336H-133AXI CYPRESS

获取价格

2-Mbit (64K x 32) Flow-Through Sync SRAM
CY7C1336L-117AC CYPRESS

获取价格

Cache SRAM, 64KX32, 7.5ns, CMOS, PQFP100, PLASTIC, TQFP-100
CY7C1337-66AC CYPRESS

获取价格

Cache SRAM, 32KX32, 8.5ns, CMOS, PQFP100, PLASTIC, TQFP-100
CY7C1337L-117AC CYPRESS

获取价格

Cache SRAM, 32KX32, 5ns, CMOS, PQFP100, PLASTIC, TQFP-100
CY7C1338 CYPRESS

获取价格

4-Mb (128K x 32) Flow-Through Sync SRAM