5秒后页面跳转
CY3130R62 PDF预览

CY3130R62

更新时间: 2024-09-10 03:27:47
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
7页 65K
描述
Warp Enterprise⑩ VHDL CPLD Software

CY3130R62 数据手册

 浏览型号CY3130R62的Datasheet PDF文件第2页浏览型号CY3130R62的Datasheet PDF文件第3页浏览型号CY3130R62的Datasheet PDF文件第4页浏览型号CY3130R62的Datasheet PDF文件第5页浏览型号CY3130R62的Datasheet PDF文件第6页浏览型号CY3130R62的Datasheet PDF文件第7页 
CY3130  
Warp Enterprise™ VHDL CPLD Software  
• VHDL or Verilog timing model output for use with  
third-party simulators  
Features  
• VHDL (IEEE 1076 and 1164) high-level language  
compilers with the following features  
• Timing simulation provided by Active-HDL™ Sim  
Release 4.1 from Aldec  
— Designs are portable across multiple devices  
and/or EDA environments  
— Graphical waveform simulator  
— Graphical entry and modification of all waveforms  
— Facilitates the use of industry-standard simulation  
and synthesis tools for board- and system-level de-  
sign  
— Ability to compare waveforms and highlight differ-  
ences before and after a design change  
— Ability to probe internal nodes  
— Support for functions and libraries facilitating  
modular design methodology  
— Display of inputs, outputs, and high-impedance (Z)  
signals in different colors  
— Support for enumerated types, operator overload-  
ing, For... Generate statements and Integers  
— Automatic clock and pulse creation  
— Support for buses  
• Several design entry methods support high-level and  
low-level design descriptions  
— Unlimited simulation time  
— Graphical HDL Block Diagram editor with a library of  
blocks and a text-to-block conversion utility from  
Aldec  
• Architecture Explorer and Dynamic Timing Simulator  
for PSI and Delta39K devices:  
— Graphicalrepresentationofexactlyhowyourdesign  
will be implemented on your specific target device  
— Aldec Active-HDL™ FSM graphical Finite State  
Machine editor  
— Zoom from the device level down to the macrocell  
level  
— Behavioral VHDL (IF...THEN...ELSE; CASE...)  
— Boolean  
— Determine the timing for any path and view that path  
on a graphical representation of the chip  
— Structural VHDL  
• Static Timing Report for all devices  
• Source-Level Behavioral Simulation and Debugger  
from Aldec  
• Testbench Generation  
• C3ISR Programming Cable  
— Designs can include multiple entry methods (but  
only one HDL) in a single design.  
• Language Assistant library of VHDL templates  
• Flow Manager Interface to keep track of complex  
projects  
• Delta39K\Ultra37000 prototype board with a CY37256V  
160-pin TQFP device and a CY39100V 208-pin PQFP  
device  
• UltraGen™ Synthesis and Fitting Technology  
— Infersmodules” such as adders, comparators, etc.,  
frombehavioraldescriptionsandreplacesthemwith  
circuits pre-optimized for the target device  
• On-line documentation and help  
— User-selectable speed and/or area optimization on a  
block-by-block basis  
Functional Description  
Warp Enterprise™ is an integration of the Warp Profes-  
sional™ CPLD Development package with additional sophis-  
ticated EDA software features from Aldec. In addition to  
accepting IEEE 1076/1164 VHDL text and graphical finite state  
machines for design entry, Warp Enterprise VHDL provides a  
graphical HDL block diagram editor with a library of graphical  
HDL blocks pre-optimized for Cypress devices. Plus, it  
provides a utility to convert HDL text into graphical HDL blocks.  
Warp Enterprise synthesizes and optimizes the entered  
design, and outputs a JEDEC or Intel® hex file for the desired  
PLD or CPLD (see Figure 1). For simulation, Warp Enterprise  
provides a timing simulator, a source-level behavioral  
simulator, as well as VHDL and Verilog timing models for use  
with third party simulators. Warp Enterprise also provides the  
designer with important productivity tools such as a testbench  
generation wizard and the Architecture Explorer graphical  
analysis tool.  
— Perfectly integrated synthesis and fitting  
— Automatic selection of optimal flip-flop type  
(D type/T type)  
— Automatic pin assignment  
• Ability to specify timing constraints for all of the  
Delta39K and PSI devices  
• Support for all Cypress Programmable Logic Devices  
— Programmable Serial Interface™ (PSI™)  
— Delta39K™ CPLDs  
— Ultra37000™ CPLDs  
— FLASH370i™ CPLDs  
— MAX340™ CPLDs  
— Industry standard PLDs (16V8, 20V8, 22V10)  
Cypress Semiconductor Corporation  
Document #: 38-03050 Rev. *C  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised August 18, 2003  

与CY3130R62相关器件

型号 品牌 获取价格 描述 数据表
CY3138 CYPRESS

获取价格

Warp Enterprise⑩ Verilog CPLD Software
CY3138R62 CYPRESS

获取价格

Warp Enterprise⑩ Verilog CPLD Software
CY3207ISSP CYPRESS

获取价格

In-System Serial Programming (ISSP) Guide
CY3217 CYPRESS

获取价格

PSoC MiniProg
CY325 ETC

获取价格

Stepper System Controller
CY325B ETC

获取价格

LCD Controller
CY325B/J ETC

获取价格

LCD Controller
CY327 ETC

获取价格

Stepper System Controller
CY3273 CYPRESS

获取价格

Cypress Low Voltage Powerline Communication Evaluation Kit Guide
CY3341-2DC CYPRESS

获取价格

FIFO, 64X4, 200ns, Asynchronous, CMOS, CDIP16, 0.300 INCH, CERDIP-16