5秒后页面跳转
CY28346 PDF预览

CY28346

更新时间: 2024-09-21 04:38:03
品牌 Logo 应用领域
SPECTRALINEAR 时钟
页数 文件大小 规格书
19页 221K
描述
Clock Synthesizer with Differential CPU Outputs

CY28346 数据手册

 浏览型号CY28346的Datasheet PDF文件第2页浏览型号CY28346的Datasheet PDF文件第3页浏览型号CY28346的Datasheet PDF文件第4页浏览型号CY28346的Datasheet PDF文件第5页浏览型号CY28346的Datasheet PDF文件第6页浏览型号CY28346的Datasheet PDF文件第7页 
CY28346  
Clock Synthesizer with Differential CPU Outputs  
• 5/6 copies of 3V66 clocks  
Features  
• SMBus support with read-back capabilities  
• Compliant with Intel® CK 408 Mobile Clock Synthesizer  
specifications  
• Spread Spectrum electromagnetic interference (EMI)  
reduction  
• 3.3V power supply  
• Dial-a-Frequency™ features  
• Dial-a-dB™ features  
• Three differential CPU clocks  
• Ten copies of PCI clocks  
• 56-pin TSSOP and SSOP packages  
Table 1. Frequency Table[1]  
66BUFF(0:2)/  
3V66(0:4)  
USB/  
DOT  
S2  
1
S1  
0
S0 CPU (0:2)  
3V66  
66M  
66IN/3V66–5  
66-MHz clock input  
66-MHz clock input  
66-MHz clock input  
66-MHZ clock input  
66M  
PCI_FPCI  
66IN/2  
66IN/2  
66IN/2  
66IN/2  
33 M  
REF  
0
1
0
1
0
1
0
1
0
1
66M  
100M  
200M  
133M  
66M  
66IN  
14.318M  
14.318M  
14.318M  
14.318M  
14.318M  
14.318M  
14.318M  
14.318M  
Hi-Z  
48M  
1
0
66M  
66IN  
48M  
1
1
66M  
66IN  
48M  
1
1
66M  
66IN  
48M  
0
0
66M  
66M  
48M  
0
0
100M  
200M  
133M  
Hi-Z  
66M  
66M  
66M  
33 M  
48M  
0
1
66M  
66M  
66M  
33 M  
48M  
0
1
66M  
66M  
66M  
33 M  
48M  
M
M
0
Hi-Z  
Hi-Z  
Hi-Z  
Hi-Z  
Hi-Z  
0
TCLK/2  
TCLK/4  
TCLK/4  
TCLK/4  
TCLK/8  
TCLK  
TCLK/2  
Block Diagram  
Pin Configuration  
1
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
REF  
VDD  
XIN  
XOUT  
XIN  
XOUT  
REF  
2
S1  
S0  
3
4
CPU_STP#  
CPUT0  
CPUC0  
VDD  
VSS  
CPUT(0:2)  
CPUC(0:2)  
5
PLL1  
PCIF0  
PCIF1  
PCIF2  
VDD  
6
7
CPU_STP#  
8
CPUT1  
CPUC1  
VSS  
IREF  
VSSIREF  
9
VSS  
PCI0  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
27  
28  
3V66_0  
S(0:2)  
VDD  
PCI1  
PCI2  
CPUT2  
CPUC2  
MULT0  
IREF  
3V66_1/VCH  
MULT0  
PCI3  
VDD  
VTT_PG#  
PCI_STP#  
/2  
PCI(0:6)  
VSS  
PCI4  
VSSIREF  
S2  
PCI_F(0:2)  
48M USB  
48M DOT  
PCI5  
PCI6  
48MUSB  
48MDOT  
VDD  
PLL2  
VDD  
VSS  
VSS  
66B0/3V66_2  
66B1/3V66_3  
66B2/3V66_4  
66IN/3V66_5  
PD#  
WD  
Logic  
PD#  
3V66_1/VCH  
PCI_STP#  
3V66_0  
VDD  
I2C  
Logic  
SDATA  
SCLK  
VSS  
SCLK  
SDATA  
VDDA  
VSSA  
VTT_PG#  
66B[0:2]/3V66[2:4]  
66IN/3V66-5  
Power  
Up Logic  
VDDA  
Note:  
1. TCLK is a test clock driven on the XTAL_IN input during test mode. M = driven to a level between 1.0V and 1.8V. If the S2 pin is at a M level during power-up, a  
0 state will be latched into the device’s internal state register.  
Rev 1.0, November 24, 2006  
Page 1 of 19  
2200 Laurelwood Road, Santa Clara, CA 95054  
Tel:(408) 855-0555 Fax:(408) 855-0550  
www.SpectraLinear.com  

与CY28346相关器件

型号 品牌 获取价格 描述 数据表
CY28346_05 CYPRESS

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346-2 SPECTRALINEAR

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346-2 CYPRESS

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346-2_05 CYPRESS

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346OC CYPRESS

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346OC SPECTRALINEAR

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346OCT SPECTRALINEAR

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346OCT CYPRESS

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346OXC CYPRESS

获取价格

Clock Synthesizer with Differential CPU Outputs
CY28346OXC SILICON

获取价格

Processor Specific Clock Generator, 200MHz, CMOS, PDSO56, LEAD FREE, SSOP-56