5秒后页面跳转
CXL5002P PDF预览

CXL5002P

更新时间: 2024-09-22 22:11:35
品牌 Logo 应用领域
索尼 - SONY 消费电路商用集成电路光电二极管
页数 文件大小 规格书
8页 100K
描述
CMOS-CCD 1/2H Delay Line for NTSC

CXL5002P 技术参数

生命周期:Obsolete零件包装代码:DIP
包装说明:DIP, DIP8,.3针数:8
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.84Is Samacsys:N
其他特性:ALSO REQUIRES 9V SUPPLY商用集成电路类型:CONSUMER CIRCUIT
JESD-30 代码:R-PDIP-T8长度:9.4 mm
功能数量:1端子数量:8
最高工作温度:60 °C最低工作温度:-10 °C
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP8,.3封装形状:RECTANGULAR
封装形式:IN-LINE电源:5,9 V
认证状态:Not Qualified座面最大高度:4.1 mm
子类别:Other Consumer ICs最大压摆率:14 mA
最大供电电压 (Vsup):5.25 V最小供电电压 (Vsup):4.75 V
表面贴装:NO技术:CMOS
温度等级:COMMERCIAL端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
宽度:7.62 mmBase Number Matches:1

CXL5002P 数据手册

 浏览型号CXL5002P的Datasheet PDF文件第2页浏览型号CXL5002P的Datasheet PDF文件第3页浏览型号CXL5002P的Datasheet PDF文件第4页浏览型号CXL5002P的Datasheet PDF文件第5页浏览型号CXL5002P的Datasheet PDF文件第6页浏览型号CXL5002P的Datasheet PDF文件第7页 
CXL5002M/P  
CMOS-CCD 1/2H Delay Line for NTSC  
Description  
CXL5002M  
8 pin SOP (Plastic)  
CXL5002P  
8 pin DIP (Plastic)  
The CXL5002M/P are general-purpose CMOS-CCD  
delay line ICs that provide 1/2H delay time for NTSC.  
Features  
Low power consumption 70mW (Typ.)  
Small size package (8-pin SOP, DIP)  
Low differential gain DG = 3% (Typ.)  
Input signal amplitude 180 IRE (= 1.28Vp-p, Max.)  
Low input clock amplitude operation 150mVp-p (Min.)  
Built-in peripheral circuits (clock driver, timing  
generator, autobias, and output circuits)  
Functions  
340-bit CCD register  
Clock drivers  
Autobias circuit  
Sync tip clamp circuit  
Sample and hold circuit  
Structure  
CMOS-CCD  
Absolute Maximum Ratings (Ta = 25°C)  
Supply voltage  
VDD  
VCL  
11  
6
V
V
Supply voltage  
Operating temperature  
Storage temperature  
Topr –10 to +60 °C  
Tstg –55 to +150 °C  
Allowable power dissipation PD  
CXL5002M 350 mW  
CXL5002P 480 mW  
Recommended Operating Conditions  
Supply voltage  
VDD  
VCL  
9 ± 5%  
5 ± 5%  
V
V
Recommended Clock Conditions  
Input clock amplitude  
VCK  
150mVp-p to 1.0Vp-p  
(250mVp-p typ.)  
10.7MHz  
Clock frequency  
fCK  
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by  
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the  
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.  
– 1 –  
E50586B79-PS  

与CXL5002P相关器件

型号 品牌 获取价格 描述 数据表
CXL5003 SONY

获取价格

CMOS-CCD 1H Delay Line for PAL
CXL5003M SONY

获取价格

CMOS-CCD 1H Delay Line for PAL
CXL5003M/P ETC

获取价格

CMOS-CCD 1H Delay Line for PAL
CXL5003P SONY

获取价格

CMOS-CCD 1H Delay Line for PAL
CXL5005M SONY

获取价格

CMOS-CCD 1H Delay Line for NTSC with PLL
CXL5005M/P ETC

获取价格

CMOS-CCD 1H Delay Line for NTSC with PLL
CXL5005P SONY

获取价格

CMOS-CCD 1H Delay Line for NTSC with PLL
CXL5502M SONY

获取价格

CMOS-CCD 1H Delay Line for NTSC
CXL5502M/N/P ETC

获取价格

CMOS-CCD 1H Delay Line for NTSC
CXL5502N SONY

获取价格

CMOS-CCD 1H Delay Line for NTSC