5秒后页面跳转
CDCLVP110VFG4 PDF预览

CDCLVP110VFG4

更新时间: 2024-11-27 11:06:27
品牌 Logo 应用领域
德州仪器 - TI 时钟驱动逻辑集成电路时钟驱动器
页数 文件大小 规格书
11页 133K
描述
1:10 LVPECL/HSTL 至 LVPECL 时钟驱动器 | VF | 32 | -40 to 85

CDCLVP110VFG4 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Active零件包装代码:QFP
包装说明:LQFP, QFP32,.35SQ,32针数:32
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:5.66Is Samacsys:N
其他特性:LVECL MODE: VCC = 0V WITH VEE = -2.375V TO -3.8V; ALSO OPERATES AT 3.3 V SUPPLY系列:110
输入调节:DIFFERENTIAL MUXJESD-30 代码:S-PQFP-G32
JESD-609代码:e4长度:7 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER最大I(ol):0.005 A
湿度敏感等级:1功能数量:1
反相输出次数:端子数量:32
实输出次数:10最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP32,.35SQ,32
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE
包装方法:TRAY峰值回流温度(摄氏度):260
电源:-2.5/-3.3/2.5/3.3 V最大电源电流(ICC):380 mA
Prop。Delay @ Nom-Sup:0.37 ns传播延迟(tpd):0.37 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.03 ns
座面最大高度:1.6 mm子类别:Clock Driver
最大供电电压 (Vsup):3.8 V最小供电电压 (Vsup):2.375 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.8 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7 mm最小 fmax:3500 MHz
Base Number Matches:1

CDCLVP110VFG4 数据手册

 浏览型号CDCLVP110VFG4的Datasheet PDF文件第2页浏览型号CDCLVP110VFG4的Datasheet PDF文件第3页浏览型号CDCLVP110VFG4的Datasheet PDF文件第4页浏览型号CDCLVP110VFG4的Datasheet PDF文件第5页浏览型号CDCLVP110VFG4的Datasheet PDF文件第6页浏览型号CDCLVP110VFG4的Datasheet PDF文件第7页 
CDCLVP110  
www.ti.com  
SCAS683AJUNE 2002REVISED AUGUST 2002  
LOW-VOLTAGE 1:10 LVPECL/HSTL  
WITH SELECTABLE INPUT CLOCK DRIVER  
FEATURES  
DESCRIPTION  
Distributes One Differential Clock Input Pair  
LVPECL/HSTL to 10 Differential LVPECL  
Clock Outputs  
The CDCLVP110 clock driver distributes one  
differential clock pair of either LVPECL or HSTL  
(selectable) input, (CLK0, CLK1) to ten pairs of  
differential LVPECL clock (Q0, Q9) outputs with  
minimum skew for clock distribution. The  
CDCLVP110 can accept two clock sources into an  
input multiplexer. The CLK0 input accepts either  
LVECL/LVPECL input signals, while CLK1 accepts an  
HSTL input signal when operated under LVPECL  
conditions. The CDCLVP110 is specifically designed  
for driving 50-transmission lines.  
Fully Compatible With LVECL/LVPECL/HSTL  
Single Supply Voltage Required, ±3.3-V or  
±2.5-V Supply  
Selectable Clock Input Through CLK_SEL  
Low-Output Skew (Typ 15 ps) for  
Clock-Distribution Applications  
VBB Reference Voltage Output for  
Single-Ended Clocking  
The VBB reference voltage output is used if  
single-ended input operation is required. In this case  
the VBB pin should be connected to CLK0 and  
bypassed to GND via a 10-nF capacitor.  
Available in a 32-Pin LQFP Package  
Frequency Range From DC to 3.5 GHz  
Pin-to-Pin Compatible With MC100 Series  
EP111, ES6111, LVEP111, PTN1111  
However, for high-speed performance up to 3.5 GHz,  
the differential mode is strongly recommended.  
LQFP PACKAGE  
(TOP VIEW)  
The CDCLVP110 is characterized for operation from  
-40°C to 85°C.  
24 23 22 21 20 19 18 17  
25  
26  
27  
28  
29  
30  
31  
32  
16  
15  
14  
13  
12  
11  
10  
9
V
V
CC  
CC  
Q2  
Q2  
Q1  
Q1  
Q0  
Q0  
Q7  
Q7  
Q8  
Q8  
Q9  
Q9  
V
CC  
V
CC  
1
2
3
4
5
6
7
8
FUNCTION TABLE  
CLK_SEL  
ACTIVE CLOCK INPUT  
CLK0, CLK0  
0
1
CLK1, CLK1  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2002, Texas Instruments Incorporated  

CDCLVP110VFG4 替代型号

型号 品牌 替代类型 描述 数据表
CDCLVP110VF TI

类似代替

LOW-VOLTAGE 1:10 LVPECL/HSTL WITH SELECTABLE INPUT CLOCK DRIVER
MC100LVEL14DWR2G ONSEMI

功能相似

3.3V ECL 1:5 Clock Distribution Chip
MC100LVEP111FAG ONSEMI

功能相似

2.5V / 3.3V 1:10 Differential ECL/PECL/HSTL Clock Driver

与CDCLVP110VFG4相关器件

型号 品牌 获取价格 描述 数据表
CDCLVP110VFR TI

获取价格

LOW-VOLTAGE 1:10 LVPECL/HSTL WITH SELECTABLE INPUT CLOCK DRIVER
CDCLVP111 TI

获取价格

LOW-VOLTAGE 1:10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER
CDCLVP111-EP TI

获取价格

具有可选输入的 HiRel、1:10 LVPECL 缓冲器
CDCLVP111HFG/EM TI

获取价格

1:10 High Speed Clock Buffer with Selectable Input Clock Driver 36-CFP 25 to 25
CDCLVP111MVFREP TI

获取价格

1:10 LVPECL Buffer with Selectable Input 32-LQFP -55 to 125
CDCLVP111RHBR TI

获取价格

LOW-VOLTAGE 1:10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER
CDCLVP111RHBT TI

获取价格

LOW-VOLTAGE 1:10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER
CDCLVP111-SP TI

获取价格

具有可选输入时钟驱动器的 1:10 高速时钟缓冲器
CDCLVP111VF TI

获取价格

LOW-VOLTAGE 1:10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER
CDCLVP111VFR TI

获取价格

LOW-VOLTAGE 1:10 LVPECL WITH SELECTABLE INPUT CLOCK DRIVER