5秒后页面跳转
CD74HCT10MTE4 PDF预览

CD74HCT10MTE4

更新时间: 2024-10-01 05:28:03
品牌 Logo 应用领域
德州仪器 - TI 栅极触发器逻辑集成电路光电二极管
页数 文件大小 规格书
11页 261K
描述
High-Speed CMOS Logic Triple 3-Input NAND Gate

CD74HCT10MTE4 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:GREEN, PLASTIC, MS-012AB, SOIC-14针数:14
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.17Is Samacsys:N
系列:HCTJESD-30 代码:R-PDSO-G14
JESD-609代码:e4长度:8.65 mm
负载电容(CL):50 pF逻辑集成电路类型:NAND GATE
最大I(ol):0.004 A湿度敏感等级:1
功能数量:3输入次数:3
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:5 VProp。Delay @ Nom-Sup:36 ns
传播延迟(tpd):36 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:1.75 mm
子类别:Gates最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:3.9 mmBase Number Matches:1

CD74HCT10MTE4 数据手册

 浏览型号CD74HCT10MTE4的Datasheet PDF文件第2页浏览型号CD74HCT10MTE4的Datasheet PDF文件第3页浏览型号CD74HCT10MTE4的Datasheet PDF文件第4页浏览型号CD74HCT10MTE4的Datasheet PDF文件第5页浏览型号CD74HCT10MTE4的Datasheet PDF文件第6页浏览型号CD74HCT10MTE4的Datasheet PDF文件第7页 
CD54HC10, CD74HC10,  
CD54HCT10, CD74HCT10  
Data sheet acquired from Harris Semiconductor  
SCHS128C  
High-Speed CMOS Logic  
Triple 3-Input NAND Gate  
August 1997 - Revised September 2003  
Features  
Description  
[ /Title  
(CD74  
HC10,  
CD74  
HCT10  
)
• Buffered Inputs  
The ’HC10 and ’HCT10 logic gates utilize silicon gate CMOS  
technology to achieve operating speeds similar to LSTTL  
gates with the low power consumption of standard CMOS  
integrated circuits. All devices have the ability to drive 10  
LSTTL loads. The HCT logic family is functionally pin  
compatible with the standard LS logic family.  
• Typical Propagation Delay: 8ns at V  
o
= 5V,  
CC  
C = 15pF, T = 25 C  
L
A
• Fanout (Over Temperature Range)  
- Standard Outputs. . . . . . . . . . . . . . . 10 LSTTL Loads  
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads  
/Sub-  
ject  
Ordering Information  
o
o
• Wide Operating Temperature Range . . . -55 C to 125 C  
• Balanced Propagation Delay and Transition Times  
TEMP. RANGE  
o
(High  
Speed  
CMOS  
Logic  
Triple  
3-Input  
NAND  
Gate)  
/Autho  
r ()  
/Key-  
words  
(High  
Speed  
CMOS  
Logic  
Triple  
3-Input  
NAND  
Gate,  
PART NUMBER  
CD54HC10F3A  
( C)  
PACKAGE  
14 Ld CERDIP  
14 Ld CERDIP  
14 Ld PDIP  
14 Ld SOIC  
14 Ld SOIC  
14 Ld SOIC  
14 Ld PDIP  
14 Ld SOIC  
14 Ld SOIC  
14 Ld SOIC  
• Significant Power Reduction Compared to LSTTL  
Logic ICs  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
CD54HCT10F3A  
CD74HC10E  
• HC Types  
- 2V to 6V Operation  
- High Noise Immunity: N = 30%, N = 30% of V  
IL IH CC  
CD74HC10M  
at V  
= 5V  
CC  
CD74HC10MT  
CD74HC10M96  
CD74HCT10E  
CD74HCT10M  
CD74HCT10MT  
CD74HCT10M96  
• HCT Types  
- 4.5V to 5.5V Operation  
- Direct LSTTL Input Logic Compatibility,  
V = 0.8V (Max), V = 2V (Min)  
IL  
IH  
- CMOS Input Compatibility, I 1µA at V , V  
OL OH  
l
NOTE: When ordering, use the entire part number. The suffix 96  
denotes tape and reel. The suffix T denotes a small-quantity reel  
of 250.  
Pinout  
CD54HC10, CD54HCT10  
(CERDIP)  
High  
Speed  
CMOS  
Logic  
Triple  
3-Input  
NAND  
Gate,  
CD74HC10, CD74HCT10  
(PDIP, SOIC)  
TOP VIEW  
1A  
1B  
1
2
3
4
5
6
7
14 V  
CC  
13 1C  
12 1Y  
11 3C  
10 3B  
2A  
2B  
Harris  
Semi-  
2C  
2Y  
9
8
3A  
3Y  
GND  
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.  
Copyright © 2003, Texas Instruments Incorporated  
1

与CD74HCT10MTE4相关器件

型号 品牌 获取价格 描述 数据表
CD74HCT11 TI

获取价格

High Speed CMOS Logic Triple 3-Input AND Gate
CD74HCT112 TI

获取价格

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
CD74HCT112E TI

获取价格

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
CD74HCT112EE4 TI

获取价格

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
CD74HCT112EN ETC

获取价格

Logic IC
CD74HCT112EX RENESAS

获取价格

HCT SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP16
CD74HCT112F ETC

获取价格

Logic IC
CD74HCT112H ETC

获取价格

J-K-Type Flip-Flop
CD74HCT112M RENESAS

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,HCT-CMOS,SOP,16PIN,PLASTIC
CD74HCT112M ROCHESTER

获取价格

HCT SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16