5秒后页面跳转
CD74HC373E PDF预览

CD74HC373E

更新时间: 2024-11-19 23:00:39
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
9页 56K
描述
High Speed CMOS Logic Octal Transparent Latch, Three-State Output

CD74HC373E 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Active零件包装代码:DIP
包装说明:DIP-20针数:20
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:0.65Samacsys Confidence:3
Samacsys Status:ReleasedSamacsys PartID:605415
Samacsys Pin Count:20Samacsys Part Category:Integrated Circuit
Samacsys Package Category:Dual-In-Line PackagesSamacsys Footprint Name:PDIP-N20
Samacsys Released Date:2017-01-12 12:59:53Is Samacsys:N
控制类型:ENABLE LOW/HIGH计数方向:UNIDIRECTIONAL
系列:HC/UHJESD-30 代码:R-PDIP-T20
JESD-609代码:e4长度:24.33 mm
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.0078 A位数:8
功能数量:1端口数量:2
端子数量:20最高工作温度:125 °C
最低工作温度:-55 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装等效代码:DIP20,.3
封装形状:RECTANGULAR封装形式:IN-LINE
包装方法:TUBE峰值回流温度(摄氏度):NOT SPECIFIED
电源:2/6 V最大电源电流(ICC):0.08 mA
Prop。Delay @ Nom-Sup:45 ns传播延迟(tpd):265 ns
认证状态:Not Qualified座面最大高度:5.08 mm
子类别:FF/Latches最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):4.5 V
表面贴装:NO技术:CMOS
温度等级:MILITARY端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
翻译:N/A宽度:6.35 mm
Base Number Matches:1

CD74HC373E 数据手册

 浏览型号CD74HC373E的Datasheet PDF文件第2页浏览型号CD74HC373E的Datasheet PDF文件第3页浏览型号CD74HC373E的Datasheet PDF文件第4页浏览型号CD74HC373E的Datasheet PDF文件第5页浏览型号CD74HC373E的Datasheet PDF文件第6页浏览型号CD74HC373E的Datasheet PDF文件第7页 
CD74HC373, CD74HCT373,  
CD54HC573, CD74HC573,  
Data sheet acquired from Harris Semiconductor  
SCHS182  
CD74HCT573  
High Speed CMOS Logic  
Octal Transparent Latch, Three-State Output  
November 1997  
Features  
Description  
• Common Latch Enable Control  
• Common Three-State Output Enable Control  
• Buffered Inputs  
The Harris CD74HC373, CD74HCT373, CD54HC573,  
CD74HC573, and CD74HCT573 are high speed Octal Trans-  
parent Latches manufactured with silicon gate CMOS technol-  
ogy. They possess the low power consumption of standard  
CMOS integrated circuits, as well as the ability to drive 15  
LSTTL devices. The CD74HCT373 and CD74HCT573 are  
functionally as well as pin compatible with the standard  
74LS373 and 74LS573.  
[ /Title  
(CD74  
HC373  
,
CD74  
HCT37  
3,  
CD54  
HC573  
,
CD74  
HC573  
,
• Three-State Outputs  
• Bus Line Driving Capacity  
• Typical Propagation Delay = 12ns at V  
= 5V,  
C = 15pF, T = 25 C (Data to Output for HC373)  
CC  
o
The outputs are transparent to the inputs when the latch  
enable (LE) is high. When the latch enable (LE) goes low the  
data is latched. The output enable (OE) controls the three-  
state outputs. When the output enable (OE) is high the  
outputs are in the high impedance state. The latch operation  
is independent to the state of the output enable. The 373 and  
573 are identical in function and differ only in their pinout  
arrangements.  
L
A
• Fanout (Over Temperature Range)  
- Standard Outputs. . . . . . . . . . . . . . . 10 LSTTL Loads  
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads  
o
o
• Wide Operating Temperature Range . . . -55 C to 125 C  
• Balanced Propagation Delay and Transition Times  
• Significant Power Reduction Compared to LSTTL  
Logic ICs  
Ordering Information  
CD74  
HCT57  
3)  
TEMP. RANGE  
PKG.  
NO.  
• HC Types  
- 2V to 6V Operation  
o
PART NUMBER  
CD54HC573F  
CD74HC373E  
CD74HCT373E  
CD74HC573E  
CD74HCT573E  
CD74HC373M  
CD74HCT373M  
CD74HC573M  
CD74HCT573M  
NOTES:  
( C)  
PACKAGE  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
20 Ld CERDIP F20.3  
- High Noise Immunity: N = 30%, N = 30% of V  
IL IH CC  
/Sub-  
at V  
= 5V  
CC  
20 Ld PDIP  
20 Ld PDIP  
20 Ld PDIP  
20 Ld PDIP  
20 Ld SOIC  
20 Ld SOIC  
20 Ld SOIC  
20 Ld SOIC  
F20.3  
E20.3  
E20.3  
E20.3  
M20.3  
M20.3  
M20.3  
M20.3  
• HCT Types  
- 4.5V to 5.5V Operation  
- Direct LSTTL Input Logic Compatibility,  
V = 0.8V (Max), V = 2V (Min)  
IL IH  
- CMOS Input Compatibility, I 1µA at V , V  
OL OH  
l
1. When ordering, use the entire part number. Add the suffix 96 to  
obtain the variant in the tape and reel.  
2. Wafer or die for this part number are available which meets all  
electrical specifications. Please contact your local sales office or  
Harris customer service for ordering information.  
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.  
File Number 1679.1  
Copyright © Harris Corporation 1997  
1

CD74HC373E 替代型号

型号 品牌 替代类型 描述 数据表
CD74HC373M TI

完全替代

High Speed CMOS Logic Octal Transparent Latch, Three-State Output
SN74HC373N TI

类似代替

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74HC373DW TI

功能相似

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

与CD74HC373E相关器件

型号 品牌 获取价格 描述 数据表
CD74HC373EE4 TI

获取价格

具有三态输出的高速 CMOS 逻辑八路透明锁存器 | N | 20 | -55 to 12
CD74HC373EN ETC

获取价格

Logic IC
CD74HC373EX ROCHESTER

获取价格

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDIP20, PACKAGE-20
CD74HC373EX RENESAS

获取价格

HC/UH SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDIP20
CD74HC373F ETC

获取价格

Logic IC
CD74HC373H ETC

获取价格

8-Bit D-Type Latch
CD74HC373M NXP

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
CD74HC373M HARRIS

获取价格

High Speed CMOS Logic Octal Transparent Latch, Three-State Output
CD74HC373M TI

获取价格

High Speed CMOS Logic Octal Transparent Latch, Three-State Output
CD74HC373M96 TI

获取价格

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS