5秒后页面跳转
CD74HC195M PDF预览

CD74HC195M

更新时间: 2024-09-28 23:04:27
品牌 Logo 应用领域
德州仪器 - TI 移位寄存器触发器逻辑集成电路光电二极管输出元件输入元件
页数 文件大小 规格书
6页 44K
描述
High Speed CMOS Logic 4-Bit Parallel Access Register

CD74HC195M 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOIC-16针数:16
Reach Compliance Code:compliantHTS代码:8542.39.00.01
Factory Lead Time:6 weeks风险等级:1.36
Is Samacsys:N其他特性:COMPLEMENTARY SERIAL SHIFT RIGHT OUTPUT; J AND KBAR SERIAL INPUT
计数方向:RIGHT系列:HC/UH
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:9.9 mm负载电容(CL):50 pF
逻辑集成电路类型:PARALLEL IN PARALLEL OUT最大频率@ Nom-Sup:20000000 Hz
最大I(ol):0.0052 A湿度敏感等级:1
位数:4功能数量:1
端子数量:16最高工作温度:125 °C
最低工作温度:-55 °C输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TUBE
峰值回流温度(摄氏度):260电源:2/6 V
最大电源电流(ICC):0.08 mAProp。Delay @ Nom-Sup:37 ns
传播延迟(tpd):265 ns认证状态:Not Qualified
施密特触发器:No座面最大高度:1.75 mm
子类别:Shift Registers最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):4.5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:POSITIVE EDGE宽度:3.91 mm
最小 fmax:23 MHzBase Number Matches:1

CD74HC195M 数据手册

 浏览型号CD74HC195M的Datasheet PDF文件第2页浏览型号CD74HC195M的Datasheet PDF文件第3页浏览型号CD74HC195M的Datasheet PDF文件第4页浏览型号CD74HC195M的Datasheet PDF文件第5页浏览型号CD74HC195M的Datasheet PDF文件第6页 
CD74HC195  
Data sheet acquired from Harris Semiconductor  
SCHS165  
High Speed CMOS Logic  
4-Bit Parallel Access Register  
September 1997  
Features  
Description  
• Asynchronous Master Reset  
• J, K, (D) Inputs to First Stage  
• Fully Synchronous Serial or Parallel Data Transfer  
• Shift Right and Parallel Load Capability  
• Complementary Output From Last Stage  
• Buffered Inputs  
The device is useful in a wide variety of shifting, counting  
and storage applications. It performs serial, parallel, serial to  
parallel, or parallel to serial data transfers at very high  
speeds.  
[ /Title  
(CD74  
HC195  
)
/Sub-  
ject  
(High  
Speed  
CMOS  
Logic  
4-Bit  
Paral-  
lel  
The two modes of operation, shift right (Q -Q ) and parallel  
0
1
load, are controlled by the state of the Parallel Enable (PE)  
input. Serial data enters the first flip-flop (Q ) via the J and K  
0
inputs when the PE input is high, and is shifted one bit in the  
direction Q -Q -Q -Q following each Low to High clock  
0
1
2
3
• Typical f  
MAX  
= 50MHz at V = 5V,  
CC  
transition. The J and K inputs provide the flexibility of the JK-  
type input for special applications and by tying the two pins  
together, the simple D-type input for general applications.  
The device appears as four common-clocked D flip-flops  
when the PE input is Low. After the Low to High clock transi-  
tion, data on the parallel inputs (D0-D3) is transferred to the  
respective Q -Q outputs. Shift left operation (Q -Q ) can  
o
C = 15pF, T = 25 C  
L
A
• Fanout (Over Temperature Range)  
- Standard Outputs. . . . . . . . . . . . . . . 10 LSTTL Loads  
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads  
o
o
• Wide Operating Temperature Range . . . -55 C to 125 C  
• Balanced Propagation Delay and Transition Times  
0
3
3
2
be achieved by tying the Q outputs to the Dn-1 inputs and  
n
holding the PE input low.  
Access  
Regis-  
ter)  
• Significant Power Reduction Compared to LSTTL  
Logic ICs  
All parallel and serial data transfers are synchronous, occurring  
after each Low to High clock transition. The CD74HC195 series  
utilizes edge triggering; therefore, there is no restriction on the  
activity of the J, K, Pn and PE inputs for logic operations, other  
than set-up and hold time requirements. A Low on the  
asynchronous Master Reset (MR) input sets all Q outputs Low,  
independent of any other input condition.  
• HC Types  
/Autho  
- 2V to 6V Operation  
- High Noise Immunity: N = 30%, N = 30%of V  
at  
IL  
IH  
CC  
V
= 5V  
CC  
Ordering Information  
PInout  
PKG.  
NO.  
o
PART NUMBER TEMP. RANGE ( C) PACKAGE  
CD74HC195  
(PDIP, SOIC)  
TOP VIEW  
CD74HC195E  
CD74HC195M  
NOTES:  
-55 to 125  
-55 to 125  
16 Ld PDIP  
E16.3  
16 Ld SOIC M16.15  
MR  
J
1
2
3
4
5
6
7
8
16 V  
CC  
15 Q  
0
1
2
3
3
1. When ordering, use the entire part number.  
K
14 Q  
13 Q  
12 Q  
11 Q  
2. Die for this part number is available which meets all electrical  
specifications. Please contact your local sales office or Harris  
customer service for ordering information.  
D0  
D1  
D2  
D3  
GND  
10 CP  
PE  
9
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.  
File Number 1482.1  
Copyright © Harris Corporation 1997  
1

CD74HC195M 替代型号

型号 品牌 替代类型 描述 数据表
CD74HC195NSRE4 TI

完全替代

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195ME4 TI

完全替代

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195M96E4 TI

完全替代

High-Speed CMOS Logic 4-Bit Parallel Access Register

与CD74HC195M相关器件

型号 品牌 获取价格 描述 数据表
CD74HC195M96 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195M96 RENESAS

获取价格

IC,SHIFT REGISTER,HC-CMOS,SOP,16PIN,PLASTIC
CD74HC195M96E4 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195M96G4 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195ME4 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195MG4 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195NSR TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195NSRE4 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195NSRG4 TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register
CD74HC195PW TI

获取价格

High-Speed CMOS Logic 4-Bit Parallel Access Register