是否Rohs认证: | 不符合 | 生命周期: | Obsolete |
Reach Compliance Code: | not_compliant | 风险等级: | 5.65 |
Is Samacsys: | N | JESD-30 代码: | R-PDIP-T16 |
JESD-609代码: | e0 | 负载电容(CL): | 50 pF |
逻辑集成电路类型: | J-K FLIP-FLOP | 最大频率@ Nom-Sup: | 20000000 Hz |
最大I(ol): | 0.004 A | 功能数量: | 2 |
端子数量: | 16 | 最高工作温度: | 125 °C |
最低工作温度: | -55 °C | 封装主体材料: | PLASTIC/EPOXY |
封装代码: | DIP | 封装等效代码: | DIP16,.3 |
封装形状: | RECTANGULAR | 封装形式: | IN-LINE |
电源: | 2/6 V | 子类别: | FF/Latches |
表面贴装: | NO | 技术: | CMOS |
温度等级: | MILITARY | 端子面层: | Tin/Lead (Sn/Pb) |
端子形式: | THROUGH-HOLE | 端子节距: | 2.54 mm |
端子位置: | DUAL | 触发器类型: | NEGATIVE EDGE |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
CD74HC112F | ETC |
获取价格 |
Logic IC | |
CD74HC112H | ETC |
获取价格 |
J-K-Type Flip-Flop | |
CD74HC112M | ROCHESTER |
获取价格 |
J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, | |
CD74HC112M96 | TI |
获取价格 |
Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger | |
CD74HC112M96 | RENESAS |
获取价格 |
IC,FLIP-FLOP,DUAL,J/K TYPE,HC-CMOS,SOP,16PIN,PLASTIC | |
CD74HC112M96E4 | TI |
获取价格 |
Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger | |
CD74HC112M96E4 | ROCHESTER |
获取价格 |
J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, | |
CD74HC112M96G4 | TI |
获取价格 |
Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger | |
CD74HC112MT | TI |
获取价格 |
Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger | |
CD74HC112MTE4 | TI |
获取价格 |
Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger |