5秒后页面跳转
CD74HC112 PDF预览

CD74HC112

更新时间: 2024-10-31 23:00:39
品牌 Logo 应用领域
德州仪器 - TI 触发器
页数 文件大小 规格书
8页 57K
描述
Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger

CD74HC112 数据手册

 浏览型号CD74HC112的Datasheet PDF文件第2页浏览型号CD74HC112的Datasheet PDF文件第3页浏览型号CD74HC112的Datasheet PDF文件第4页浏览型号CD74HC112的Datasheet PDF文件第5页浏览型号CD74HC112的Datasheet PDF文件第6页浏览型号CD74HC112的Datasheet PDF文件第7页 
CD74HC112,  
CD74HCT112  
Data sheet acquired from Harris Semiconductor  
SCHS141  
Dual J-K Flip-Flop with Set and Reset  
Negative-Edge Trigger  
March 1998  
at V  
= 5V  
Features  
CC  
• HCT Types  
- 4.5V to 5.5V Operation  
- Direct LSTTL Input Logic Compatibility,  
[ /Title  
(CD74  
HC112  
,
CD74  
HCT11  
2)  
V = 0.8V (Max), V = 2V (Min)  
IL IH  
• Hysteresis on Clock Inputs for Improved Noise  
Immunity and Increased Input Rise and Fall Times  
- CMOS Input Compatibility, I 1µA at V , V  
OL OH  
l
• Asynchronous Set and Reset  
• Complementary Outputs  
• Buffered Inputs  
Description  
The Harris CD74HC112 and CD74HCT112 utilize silicon-  
gate CMOS technology to achieve operating speeds  
equivalent to LSTTL parts. They exhibit the low power  
consumption of standard CMOS integrated circuits, together  
with the ability to drive 10 LSTTL loads.  
/Sub-  
ject  
• Typical f  
MAX  
= 60MHz at V = 5V, C = 15pF,  
CC L  
o
T = 25 C  
A
(Dual  
J-K  
• Fanout (Over Temperature Range)  
These flip-flops have independent J, K, Set, Reset, and  
Clock inputs and Q and Q outputs. They change state on the  
- Standard Outputs. . . . . . . . . . . . . . . 10 LSTTL Loads  
Flip-  
Flop  
with  
Setand  
Reset  
Nega-  
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads negative-going transition of the clock pulse. Set and Reset  
are accomplished asynchronously by low-level inputs.  
o
o
• Wide Operating Temperature Range . . . -55 C to 125 C  
• Balanced Propagation Delay and Transition Times  
The 74HCT logic family is functionally as well as pin-  
compatible with the standard 74LS logic family.  
• Significant Power Reduction Compared to LSTTL  
Logic ICs  
.
Ordering Information  
• HC Types  
TEMP. RANGE  
PKG.  
NO.  
- 2V to 6V Operation  
o
PART NUMBER  
( C)  
PACKAGE  
- High Noise Immunity: N = 30%, N = 30% of V  
IL IH CC  
CD74HC112E  
-55 to 125  
16 Ld PDIP  
E16.3  
Pinout  
CD74HC112, CD74HCT112  
(PDIP)  
TOP VIEW  
1CP  
1K  
1
2
3
4
5
6
7
8
16 V  
CC  
15 1R  
14 2R  
13 2CP  
12 2K  
11 2J  
10 2S  
1J  
1S  
1Q  
1Q  
2Q  
9
2Q  
GND  
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.  
File Number 1843.1  
Copyright © Harris Corporation 1998  
1

CD74HC112 替代型号

型号 品牌 替代类型 描述 数据表
CD54HC112 TI

功能相似

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger

与CD74HC112相关器件

型号 品牌 获取价格 描述 数据表
CD74HC112E TI

获取价格

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
CD74HC112EE4 TI

获取价格

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
CD74HC112EE4 ROCHESTER

获取价格

J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output,
CD74HC112EN ETC

获取价格

Logic IC
CD74HC112EX RENESAS

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,HC-CMOS,DIP,16PIN,PLASTIC
CD74HC112F ETC

获取价格

Logic IC
CD74HC112H ETC

获取价格

J-K-Type Flip-Flop
CD74HC112M ROCHESTER

获取价格

J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output,
CD74HC112M96 TI

获取价格

Dual J-K Flip-Flop with Set and Reset Negative-Edge Trigger
CD74HC112M96 RENESAS

获取价格

IC,FLIP-FLOP,DUAL,J/K TYPE,HC-CMOS,SOP,16PIN,PLASTIC