5秒后页面跳转
CD54HCT00W PDF预览

CD54HCT00W

更新时间: 2024-11-23 09:19:47
品牌 Logo 应用领域
德州仪器 - TI 栅极逻辑集成电路
页数 文件大小 规格书
10页 266K
描述
High Speed CMOS Logic Quad 2-Input NAND Gate

CD54HCT00W 技术参数

生命周期:Obsolete包装说明:DIE,
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.72系列:HCT
JESD-30 代码:X-XUUC-N14逻辑集成电路类型:NAND GATE
功能数量:4输入次数:2
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C封装主体材料:UNSPECIFIED
封装代码:DIE封装形状:UNSPECIFIED
封装形式:UNCASED CHIP传播延迟(tpd):30 ns
认证状态:Not Qualified最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子形式:NO LEAD
端子位置:UPPERBase Number Matches:1

CD54HCT00W 数据手册

 浏览型号CD54HCT00W的Datasheet PDF文件第2页浏览型号CD54HCT00W的Datasheet PDF文件第3页浏览型号CD54HCT00W的Datasheet PDF文件第4页浏览型号CD54HCT00W的Datasheet PDF文件第5页浏览型号CD54HCT00W的Datasheet PDF文件第6页浏览型号CD54HCT00W的Datasheet PDF文件第7页 
CD54HC00, CD74HC00,  
CD54HCT00, CD74HCT00  
Data sheet acquired from Harris Semiconductor  
SCHS116C  
High-Speed CMOS Logic  
Quad 2-Input NAND Gate  
January 1998 - Revised September 2003  
Features  
Description  
• Buffered Inputs  
The  
CD54HC00,  
CD74HC00,  
CD54HCT00,  
and  
CD74HCT00 logic gates utilize silicon gate CMOS  
technology to achieve operating speeds similar to LSTTL  
gates with the low power consumption of standard CMOS  
integrated circuits. All devices have the ability to drive 10  
LSTTL loads. The 74HCT logic family is functionally pin  
compatible with the standard 74LS logic family.  
• Typical Propagation Delay: 7ns at V  
o
= 5V,  
[ /Title  
(CD54  
HC00,  
CD54  
HCT00  
,
CD74  
HC00,  
CD74  
HCT00  
)
CC  
C = 15pF, T = 25 C  
L
A
• Fanout (Over Temperature Range)  
- Standard Outputs. . . . . . . . . . . . . . . 10 LSTTL Loads  
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads  
o
o
Ordering Information  
• Wide Operating Temperature Range . . . -55 C to 125 C  
• Balanced Propagation Delay and Transition Times  
TEMP. RANGE  
o
PART NUMBER  
CD54HC00F3A  
CD54HCT00F3A  
CD74HC00E  
( C)  
PACKAGE  
14 Ld CERDIP  
14 Ld CERDIP  
14 Ld PDIP  
• Significant Power Reduction Compared to LSTTL  
Logic ICs  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
-55 to 125  
• Alternate Source is Philips/Signetics  
• HC Types  
/Sub-  
- 2V to 6V Operation  
CD74HC00M  
14 Ld SOIC  
14 Ld SOIC  
14 Ld SOIC  
14 Ld PDIP  
- High Noise Immunity: N = 30%, N = 30% of V  
IL IH CC  
CD74HC00MT  
CD74HC00M96  
CD74HCT00E  
CD74HCT00M  
CD74HCT00MT  
CD74HCT00M96  
at V  
= 5V  
CC  
• HCT Types  
- 4.5V to 5.5V Operation  
14 Ld SOIC  
14 Ld SOIC  
14 Ld SOIC  
- Direct LSTTL Input Logic Compatibility,  
V = 0.8V (Max), V = 2V (Min)  
IL IH  
- CMOS Input Compatibility, I 1µA at V , V  
OL OH  
l
NOTE: When ordering, use the entire part number. The suffix 96  
denotes tape and reel. The suffix T denotes a small-quantity reel  
of 250.  
Pinout  
CD54HC00, CD54HCT00,  
(CERDIP)  
CD74HC00, CD74HCT00  
(PDIP, SOIC)  
TOP VIEW  
1A  
1B  
1
2
3
4
5
6
7
14 V  
CC  
13 4B  
12 4A  
11 4Y  
10 3B  
1Y  
2A  
2B  
2Y  
9
8
3A  
3Y  
GND  
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.  
Copyright © 2003, Texas Instruments Incorporated  
1

与CD54HCT00W相关器件

型号 品牌 获取价格 描述 数据表
CD54HCT02 TI

获取价格

High-Speed CMOS Logic Quad Two-Input NOR Gate
CD54HCT02E ETC

获取价格

Logic IC
CD54HCT02EN ETC

获取价格

Logic IC
CD54HCT02F ROCHESTER

获取价格

HCT SERIES, QUAD 2-INPUT NOR GATE, CDIP14, PACKAGE-14
CD54HCT02F TI

获取价格

High-Speed CMOS Logic Quad Two-Input NOR Gate
CD54HCT02F RENESAS

获取价格

IC,LOGIC GATE,QUAD 2-INPUT NOR,HCT-CMOS,DIP,14PIN,CERAMIC
CD54HCT02F/3 RENESAS

获取价格

HCT SERIES, QUAD 2-INPUT NOR GATE, CDIP14
CD54HCT02F/3A RENESAS

获取价格

IC HCT SERIES, QUAD 2-INPUT NOR GATE, CDIP14, Gate
CD54HCT02F3A TI

获取价格

High-Speed CMOS Logic Quad Two-Input NOR Gate
CD54HCT02F3A RENESAS

获取价格

IC,LOGIC GATE,QUAD 2-INPUT NOR,HCT-CMOS,DIP,14PIN,CERAMIC