5秒后页面跳转
CD4019BCN PDF预览

CD4019BCN

更新时间: 2024-09-25 22:56:43
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 栅极逻辑集成电路光电二极管
页数 文件大小 规格书
6页 62K
描述
Quad AND-OR Select Gate

CD4019BCN 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:DIP包装说明:DIP, DIP16,.3
针数:16Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.31
其他特性:CONFIGURABLE AS QUAD 2:1 MUX系列:4000/14000/40000
JESD-30 代码:R-PDIP-T16JESD-609代码:e0
长度:19.305 mm负载电容(CL):50 pF
逻辑集成电路类型:AND-OR GATE功能数量:4
输入次数:2端子数量:16
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP16,.3封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
电源:5/15 VProp。Delay @ Nom-Sup:300 ns
传播延迟(tpd):300 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:5.08 mm
子类别:Gates最大供电电压 (Vsup):15 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):5 V
表面贴装:NO技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn/Pb)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7.62 mmBase Number Matches:1

CD4019BCN 数据手册

 浏览型号CD4019BCN的Datasheet PDF文件第2页浏览型号CD4019BCN的Datasheet PDF文件第3页浏览型号CD4019BCN的Datasheet PDF文件第4页浏览型号CD4019BCN的Datasheet PDF文件第5页浏览型号CD4019BCN的Datasheet PDF文件第6页 
October 1987  
Revised January 1999  
CD4019BC  
Quad AND-OR Select Gate  
General Description  
Features  
The CD4019BC is a complementary MOS quad AND-OR  
select gate. Low power and high noise margin over a wide  
voltage range is possible through implementation of N- and  
P-channel enhancement mode transistors. These comple-  
mentary MOS (CMOS) transistors provide the building  
blocks for the 4 “AND-OR select” gate configurations, each  
consisting of two 2-input AND gates driving a single 2-input  
OR gate. Selection is accomplished by control bits KA and  
Wide supply voltage range: 3.0V to 15V  
High noise immunity: 0.45 VDD (typ.)  
Low power TTL compatibility: Fan out of 2 driving 74L  
or 1 driving 74LS  
Applications  
AND-OR select gating  
KB. All inputs are protected against static discharge dam-  
age.  
Shift-right/shift-left registers  
True/complement selection  
AND/OR/EXCLUSIVE-OR selection  
Ordering Code:  
Order Number  
CD4019BCM  
CD4019BCSJ  
CD4019BCN  
Package Number  
M16A  
Package Description  
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow  
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
M16D  
N16E  
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide  
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.  
Connection Diagram  
Pin Assignments for DIP, SOIC and SOP  
Top View  
© 1999 Fairchild Semiconductor Corporation  
DS005952.prf  
www.fairchildsemi.com  

CD4019BCN 替代型号

型号 品牌 替代类型 描述 数据表
JM38510/05352BEA TI

类似代替

CMOS Quad AND/OR Select Gate
CD4019BE TI

功能相似

CMOS Quad AND/OR Select Gate
HCF4019BEY STMICROELECTRONICS

功能相似

QUAD AND/OR SELECT GATE

与CD4019BCN相关器件

型号 品牌 获取价格 描述 数据表
CD4019BCN/A+ ETC

获取价格

Quad 2-input OR Gate
CD4019BCN/B+ ETC

获取价格

Quad 2-input OR Gate
CD4019BCSJ FAIRCHILD

获取价格

Quad AND-OR Select Gate
CD4019BCSJX FAIRCHILD

获取价格

Quad 2-input OR Gate
CD4019BD ROCHESTER

获取价格

4000/14000/40000 SERIES, QUAD 2-INPUT AND-OR GATE, CDIP16, PACKAGE-16
CD4019BD RENESAS

获取价格

IC,LOGIC GATE,QUAD 2-INPUT OR,CMOS,DIP,16PIN,CERAMIC
CD4019BD3 RENESAS

获取价格

IC,LOGIC GATE,QUAD 2-INPUT OR,CMOS,DIP,16PIN,CERAMIC
CD4019BDMSH RENESAS

获取价格

AND-OR Gate, 4000/14000/40000 Series, 4-Func, 2-Input, CMOS, CDIP16
CD4019BDMSR RENESAS

获取价格

4000/14000/40000 SERIES, QUAD 2-INPUT AND-OR GATE, CDIP16
CD4019BE TI

获取价格

CMOS Quad AND/OR Select Gate