5秒后页面跳转
C6713BZDPA200CIS PDF预览

C6713BZDPA200CIS

更新时间: 2024-10-02 11:08:03
品牌 Logo 应用领域
德州仪器 - TI 控制器微控制器微控制器和处理器数字信号处理器
页数 文件大小 规格书
153页 2192K
描述
C67x 浮点 DSP- 高达 300MHz、McBSP、16 位 EMIFA | ZDP | 272 | -40 to 105

C6713BZDPA200CIS 数据手册

 浏览型号C6713BZDPA200CIS的Datasheet PDF文件第2页浏览型号C6713BZDPA200CIS的Datasheet PDF文件第3页浏览型号C6713BZDPA200CIS的Datasheet PDF文件第4页浏览型号C6713BZDPA200CIS的Datasheet PDF文件第5页浏览型号C6713BZDPA200CIS的Datasheet PDF文件第6页浏览型号C6713BZDPA200CIS的Datasheet PDF文件第7页 
ꢀ ꢁꢂ ꢃꢄ ꢅꢆ ꢇꢈ ꢉꢃ ꢊ  
ꢋ ꢌꢍ ꢎꢀ ꢏꢐꢑ ꢒꢓ ꢍꢏ ꢐꢀ ꢔꢏ ꢑꢏ ꢀꢎꢌ ꢂꢏ ꢑ ꢐꢎꢌ ꢓꢕ ꢍ ꢆꢖ ꢂ ꢂꢍ ꢕ  
SPRS294B − OCTOBER 2005 − REVISED JUNE 2006  
D
D
Highest-Performance Floating-Point Digital  
Signal Processor (DSP): TMS320C6713B  
− Eight 32-Bit Instructions/Cycle  
D
16-Bit Host-Port Interface (HPI)  
D
Two McASPs  
− Two Independent Clock Zones Each  
(1 TX and 1 RX)  
− 32/64-Bit Data Word  
− 300-, 225-, 200-MHz (GDP and ZDP), and  
225-, 200-, 167-MHz (PYP) Clock Rates  
− 3.3-, 4.4-, 5-, 6-Instruction Cycle Times  
− 2400/1800, 1800/1350, 1600/1200, and  
1336/1000 MIPS/MFLOPS  
− Rich Peripheral Set, Optimized for Audio  
− Highly Optimized C/C++ Compiler  
− Extended Temperature Devices Available  
− Eight Serial Data Pins Per Port:  
Individually Assignable to any of the  
Clock Zones  
− Each Clock Zone Includes:  
− Programmable Clock Generator  
− Programmable Frame Sync Generator  
− TDM Streams From 2-32 Time Slots  
− Support for Slot Size:  
8, 12, 16, 20, 24, 28, 32 Bits  
− Data Formatter for Bit Manipulation  
− Wide Variety of I2S and Similar Bit  
Stream Formats  
Advanced Very Long Instruction Word  
(VLIW) TMS320C67xDSP Core  
− Eight Independent Functional Units:  
− 2 ALUs (Fixed-Point)  
− 4 ALUs (Floating-/Fixed-Point)  
− 2 Multipliers (Floating-/Fixed-Point)  
− Load-Store Architecture With 32 32-Bit  
General-Purpose Registers  
− Integrated Digital Audio Interface  
Transmitter (DIT) Supports:  
− S/PDIF, IEC60958-1, AES-3, CP-430  
Formats  
− Instruction Packing Reduces Code Size  
− All Instructions Conditional  
− Up to 16 transmit pins  
− Enhanced Channel Status/User Data  
− Extensive Error Checking and Recovery  
D
D
Instruction Set Features  
2
− Native Instructions for IEEE 754  
− Single- and Double-Precision  
− Byte-Addressable (8-, 16-, 32-Bit Data)  
− 8-Bit Overflow Protection  
− Saturation; Bit-Field Extract, Set, Clear;  
Bit-Counting; Normalization  
D
D
Two Inter-Integrated Circuit Bus (I C Bus)  
Multi-Master and Slave Interfaces  
Two Multichannel Buffered Serial Ports:  
− Serial-Peripheral-Interface (SPI)  
− High-Speed TDM Interface  
− AC97 Interface  
L1/L2 Memory Architecture  
− 4K-Byte L1P Program Cache  
(Direct-Mapped)  
− 4K-Byte L1D Data Cache (2-Way)  
− 256K-Byte L2 Memory Total: 64K-Byte  
L2 Unified Cache/Mapped RAM, and  
192K-Byte Additional L2 Mapped RAM  
D
D
D
D
D
D
D
Two 32-Bit General-Purpose Timers  
Dedicated GPIO Module With 16 pins  
(External Interrupt Capable)  
Flexible Phase-Locked-Loop (PLL) Based  
Clock Generator Module  
IEEE-1149.1 (JTAG )  
Boundary-Scan-Compatible  
D
D
Device Configuration  
− Boot Mode: HPI, 8-, 16-, 32-Bit ROM Boot  
− Endianness: Little Endian, Big Endian  
208-Pin PowerPADPQFP (PYP)  
272-BGA Packages (GDP and ZDP)  
32-Bit External Memory Interface (EMIF)  
− Glueless Interface to SRAM, EPROM,  
Flash, SBSRAM, and SDRAM  
− 512M-Byte Total Addressable External  
Memory Space  
0.13-µm/6-Level Copper Metal Process  
− CMOS Technology  
D
3.3-V I/Os, 1.2 -V Internal (GDP/ZDP/ PYP)  
D
3.3-V I/Os, 1.4-V Internal (GDP/ZDP) [300  
MHz]  
D
Enhanced Direct-Memory-Access (EDMA)  
Controller (16 Independent Channels)  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
TMS320C67x and PowerPAD are trademarks of Texas Instruments.  
2
I C Bus is a trademark of Philips Electronics N.V. Corporation  
All trademarks are the property of their respective owners.  
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.  
These values are compatible with existing 1.26-V designs.  
ꢀꢣ  
Copyright 2006, Texas Instruments Incorporated  
ꢟ ꢣ ꢠ ꢟꢘ ꢙꢭ ꢛꢚ ꢞ ꢦꢦ ꢤꢞ ꢜ ꢞ ꢝ ꢣ ꢟ ꢣ ꢜ ꢠ ꢨ  
1
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

与C6713BZDPA200CIS相关器件

型号 品牌 获取价格 描述 数据表
C672 POWERBOX

获取价格

500 WATTS (AC) DC/D CSINGLE OUTPUT
C673 POWERBOX

获取价格

500 WATTS (AC) DC/D CSINGLE OUTPUT
C674 POWERBOX

获取价格

500 WATTS (AC) DC/D CSINGLE OUTPUT
C67401 AMD

获取价格

FIRST - IN FIRST - OUT (FIFO) 64 X 4, 64 X 5 CASCADABLE MEMORY
C67401A AMD

获取价格

FIRST - IN FIRST - OUT (FIFO) 64 X 4, 64 X 5 CASCADABLE MEMORY
C67401AJ ETC

获取价格

x4 Asynchronous FIFO
C67401AN ETC

获取价格

x4 Asynchronous FIFO
C67401ANL ETC

获取价格

x4 Asynchronous FIFO
C67401J ETC

获取价格

x4 Asynchronous FIFO
C67401N ETC

获取价格

x4 Asynchronous FIFO