5秒后页面跳转
ARM966E-S?(CW001102) PDF预览

ARM966E-S?(CW001102)

更新时间: 2024-11-25 23:31:11
品牌 Logo 应用领域
其他 - ETC /
页数 文件大小 规格书
2页 81K
描述
ARM966E-S?(CW001102)

ARM966E-S?(CW001102) 数据手册

 浏览型号ARM966E-S?(CW001102)的Datasheet PDF文件第2页 
CW001102 - 120 MHz Low Power  
Synthesized ARM966E-S Core  
O V E R V I E W  
F E A T U R E S A N D B E N E F I T S  
• 0.7 mW/MHz power dissipation  
The CW001102 processor core is a low power implementation of the  
popular ARM966E-S , synthesized onto LSI Logic’s G12L 0.18 micron low  
o
T =115 C, V  
=1.8 V, slow process  
j
dd  
leakage process technology.  
• G12L 0.18 micron, 1.8 V low leakage  
process  
The ARM966E-S, which is based on the five stage pipeline ARM9E-S  
Harvard architecture processor, also contains a complete memory subsystem of  
tightly coupled instruction and data RAMs, an Embedded Trace Macrocell  
• 120 MHz Operating frequency  
• ARM966E-S Industry Standard  
Architecture  
(ETM) interface, and an AMBA (Advanced Microprocessor Bus Architecture)  
• Configurable memory subsystem for  
maximum flexibility  
AHB (Advanced High performance Bus) interface unit. This high level of  
integration helps ease the task of integrating the core into your System on Chip  
(SoC) design. Tight coupling of the RAM allows for high speed operation and  
predictable memory timing. This makes the core an ideal choice for real time  
systems needing timing critical execution. The instruction and data RAM sizes  
are user configurable up to 512 K bytes. The AHB interface includes a write  
buffer capable of burst transfers and split transactions. The ETM interface,  
when used with the optional ETM core, provides extensive real-time trace  
capabilities.  
• Synthesized core for optimal timing  
accuracy and ASIC compatible design  
flow  
• Complete AMBA subsystem  
reference design available  
• Extensive portfolio of AMBA  
peripherals  
• Regional ARM CoreWare design  
support  
ETM (Embedded Trace Macrocell)  
RAM Control  
TM  
Instruction  
RAM  
ARM9E-S  
Data RAM  
System  
Controller  
Write Buffer and AHB Interface  
The  
Communications  
Company  
TM  
TM  
ARM966E-S Block Diagram  

与ARM966E-S?(CW001102)相关器件

型号 品牌 获取价格 描述 数据表
ARM966E-S?(CW001105) ETC

获取价格

ARM966E-S?(CW001105)
ARMADA 7040 MARVELL

获取价格

数据处理单元
ARMADA166E MARVELL

获取价格

Industry’s First Application Processor with I
ARMADA166E_1 MARVELL

获取价格

Industry’s First Application Processor with I
ARMADA510 MARVELL

获取价格

Computing Horsepower with Seamless Connectivity for High-end Smartbook, MID and Tablet Des
ARMADA510_1 MARVELL

获取价格

Computing Horsepower with Seamless Connectivity for High-end Smartbook, MID and Tablet Des
ARMADA610 MARVELL

获取价格

1GHz, 1080p Encode/decode, 45 MTPS 3D, Security Enabled
ARMADA610_1 MARVELL

获取价格

1GHz, 1080p encode/decode, 45 MTPS 3D, Security enabled
ARM-DR075-0 AAEON

获取价格

Fanless Design (Celeron® M 600 MHz)
ARMI7TDMI MICROSEMI

获取价格

RISC Microprocessor, 32-Bit, 54MHz, CMOS, CEDB2