5秒后页面跳转
ACTS10KMSR PDF预览

ACTS10KMSR

更新时间: 2024-11-27 22:32:15
品牌 Logo 应用领域
英特矽尔 - INTERSIL
页数 文件大小 规格书
8页 115K
描述
Radiation Hardened Triple Three-Input NAND Gate

ACTS10KMSR 数据手册

 浏览型号ACTS10KMSR的Datasheet PDF文件第2页浏览型号ACTS10KMSR的Datasheet PDF文件第3页浏览型号ACTS10KMSR的Datasheet PDF文件第4页浏览型号ACTS10KMSR的Datasheet PDF文件第5页浏览型号ACTS10KMSR的Datasheet PDF文件第6页浏览型号ACTS10KMSR的Datasheet PDF文件第7页 
ACTS10MS  
Radiation Hardened  
Triple Three-Input NAND Gate  
April 1995  
Features  
Pinouts  
14 LEAD CERAMIC DUAL-IN-LINE  
MIL-STD-1835 DESIGNATOR CDIP2-T14, LEAD FINISH C  
TOP VIEW  
• 1.25 Micron Radiation Hardened SOS CMOS  
• Total Dose 300K RAD (Si)  
• Single Event Upset (SEU) Immunity  
<1 x 10-10 Errors/Bit-Day (Typ)  
• SEU LET Threshold >80 MEV-cm2/mg  
A1  
B1  
1
2
3
4
5
6
7
14 VCC  
13 C1  
12 Y1  
11 C3  
10 B3  
• Dose Rate Upset >1011 RAD (Si)/s, 20ns Pulse  
A2  
B2  
• Latch-Up Free Under Any Conditions  
• Military Temperature Range: -55oC to +125oC  
• Significant Power Reduction Compared to ALSTTL Logic  
• DC Operating Voltage Range: 4.5V to 5.5V  
C2  
Y2  
9
8
A3  
Y3  
GND  
• Input Logic Levels  
- VIL = 0.8V Max  
14 LEAD CERAMIC FLATPACK  
MIL-STD-1835 DESIGNATOR CDFP3-F14, LEAD FINISH C  
TOP VIEW  
- VIH = VCC/2V Min  
• Input Current 1µA at VOL, VOH  
A1  
B1  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
VCC  
C1  
Y1  
Description  
A2  
The Intersil ACTS10MS is a radiation hardened triple three-input  
NAND gate. A high on all inputs forces the output to a low state.  
B2  
C3  
B3  
A3  
Y3  
C2  
The ACTS10MS utilizes advanced CMOS/SOS technology to  
achieve high-speed operation. This device is a member of the  
radiation hardened, high-speed, CMOS/SOS Logic Family.  
Y2  
GND  
8
Ordering Information  
PART NUMBER  
ACTS10DMSR  
TEMPERATURE RANGE  
SCREENING LEVEL  
Intersil Class S Equivalent  
Intersil Class S Equivalent  
Sample  
PACKAGE  
o
o
-55 C to +125 C  
14 Lead SBDIP  
o
o
ACTS10KMSR  
-55 C to +125 C  
14 Lead Ceramic Flatpack  
14 Lead SBDIP  
o
ACTS10D/Sample  
ACTS10K/Sample  
ACTS10HMSR  
+25 C  
o
+25 C  
Sample  
14 Lead Ceramic Flatpack  
Die  
o
+25 C  
Die  
Truth Table  
Functional Diagram  
INPUTS  
OUTPUT  
An  
An  
L
Bn  
L
Cn  
L
Yn  
H
H
H
H
H
H
H
L
(1, 3, 9)  
L
L
H
L
Bn  
Yn  
L
H
H
L
(2, 4, 10)  
(12, 6, 8)  
L
H
L
H
H
H
H
Cn  
(5, 11, 13)  
L
H
L
H
H
H
NOTE: L = Logic Level Low, H = Logic Level High  
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
Spec Number 518823  
File Number 3631  
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999  
1

与ACTS10KMSR相关器件

型号 品牌 获取价格 描述 数据表
ACTS10KMSR-02 RENESAS

获取价格

ACT SERIES, TRIPLE 3-INPUT NAND GATE, CDFP14, METAL SEALED, CERAMIC, DFP-14
ACTS10MS INTERSIL

获取价格

Radiation Hardened Triple Three-Input NAND Gate
ACTS112D INTERSIL

获取价格

Radiation Hardened Dual J-K Flip-Flop
ACTS112D/SAMPLE RENESAS

获取价格

J-K Flip-Flop, ACT Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, C
ACTS112D/SAMPLE-02 RENESAS

获取价格

ACT SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP16, SBDI
ACTS112DMSH RENESAS

获取价格

ACTS112DMSH
ACTS112DMSR RENESAS

获取价格

ACTS112DMSR
ACTS112HMSR INTERSIL

获取价格

Radiation Hardened Dual J-K Flip-Flop
ACTS112HMSR-02 RENESAS

获取价格

ACT SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, UUC16
ACTS112K INTERSIL

获取价格

Radiation Hardened Dual J-K Flip-Flop