5秒后页面跳转
ABX2089OC-T PDF预览

ABX2089OC-T

更新时间: 2024-02-22 06:25:16
品牌 Logo 应用领域
ABRACON 晶体时钟发生器微控制器和处理器外围集成电路石英晶振光电二极管
页数 文件大小 规格书
6页 67K
描述
Low Phase Noise XO (9.5-65MHz Output)

ABX2089OC-T 技术参数

生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP,针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.79
Is Samacsys:N其他特性:IT ALSO OPERATES AT 2.5V NOM SUPPLY
JESD-30 代码:R-PDSO-G16长度:5 mm
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C最大输出时钟频率:65 MHz
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
主时钟/晶体标称频率:65 MHz认证状态:Not Qualified
座面最大高度:1.2 mm最大供电电压:3.63 V
最小供电电压:2.97 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
宽度:4.4 mmuPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHER
Base Number Matches:1

ABX2089OC-T 数据手册

 浏览型号ABX2089OC-T的Datasheet PDF文件第2页浏览型号ABX2089OC-T的Datasheet PDF文件第3页浏览型号ABX2089OC-T的Datasheet PDF文件第4页浏览型号ABX2089OC-T的Datasheet PDF文件第5页浏览型号ABX2089OC-T的Datasheet PDF文件第6页 
ABX2088/89  
Low Phase Noise XO (9.5-65MHz Output)  
FEATURES  
PIN CONFIGURATION  
19MHz to 65MHz crystal input.  
Output range: 9.5MHz – 65MHz  
Complementary outputs: PECL or LVDS output.  
Selectable OE Logic (enable high or enable low).  
Supports 2.5V or 3.3V Power Supply.  
Available in 16 pin TSSOP package.  
VDD  
XIN  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
DNC  
DNC  
XOUT  
DNC  
S2  
GNDBUF  
QBAR  
VDDBUF  
Q
OE  
DESCRIPTION  
N/C  
GNDBUF  
GND  
The ABX2088 (PECL) and ABX2089 (LVDS) are XO  
ICs specifically designed to work with fundamental  
or 3rd OT crystals between 19MHz and 65MHz. The  
selectable divide by two feature extends the  
operation range from 9.5MHz to 65MHz. They  
require very low current into the crystal resulting in  
better overall stability. The OE logic feature allows  
selection of enable high or enable low.  
GND  
9
OUTPUT SELECTION AND ENABLE  
OE_SELECT  
OE_CTRL  
State  
0
Tri-state  
0
1 (Default) Output enabled  
0 (Default) Output enabled  
BLOCK DIAGRAM  
1 (Default)  
1
Tri-state  
Input selection: Bond to GND to set to “0”, bond to VDD to set to “1”  
No connection results to “default” setting through  
internal pull-up/-down.  
O
Q
OE_CTRL:  
Logical states defined by PECL levels if  
OE_SELECT is “1”  
Logical states defined by CMOS levels if  
OE_SELECT is “0”  
Q
Oscillator  
Amplifier  
X+  
S2  
X-  
OUTPUT FREQUENCY DIVIDE BY  
TWO SELECTOR  
ABX208X Block Diagram  
S2  
Output  
0
1
Intput/2  
Input  
30332 Esperanza., Rancho Santa Margarita, Ca 92688 Ph: 949-546-8000 Fax: 949-546-8001 www.Abracon.com 03/21/05 Page 1  

与ABX2089OC-T相关器件

型号 品牌 描述 获取价格 数据表
AB-X29NXXX NEL PECL/LVPECL UHF XO

获取价格

AB-X36DXXX NEL PECL/LVPECL UHF VCXO

获取价格

ABX8037 ABRACON 38-640MHz Low Phase Noise XO

获取价格

ABX8037OC ABRACON 38-640MHz Low Phase Noise XO

获取价格

ABX8037OCL ABRACON 38-640MHz Low Phase Noise XO

获取价格

ABX8037OCL-T ABRACON 38-640MHz Low Phase Noise XO

获取价格