5秒后页面跳转
A42MX24-2PL84M PDF预览

A42MX24-2PL84M

更新时间: 2024-11-19 19:15:27
品牌 Logo 应用领域
ACTEL 可编程逻辑
页数 文件大小 规格书
123页 865K
描述
Field Programmable Gate Array, 912 CLBs, 36000 Gates, 1866-Cell, CMOS, PQCC84, PLASTIC, LCC-84

A42MX24-2PL84M 技术参数

是否Rohs认证: 不符合生命周期:Transferred
包装说明:PLASTIC, LCC-84Reach Compliance Code:compliant
风险等级:5.8其他特性:CAN ALSO BE OPERATED AT 3.3V I/O SUPPLY
CLB-Max的组合延迟:1.8 nsJESD-30 代码:S-PQCC-J84
JESD-609代码:e0长度:29.3116 mm
湿度敏感等级:3可配置逻辑块数量:912
等效关口数量:36000输入次数:72
逻辑单元数量:1866输出次数:72
端子数量:84最高工作温度:125 °C
最低工作温度:-55 °C组织:912 CLBS, 36000 GATES
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC84,1.2SQ封装形状:SQUARE
封装形式:CHIP CARRIER峰值回流温度(摄氏度):225
电源:3.3,3.3/5,5 V可编程逻辑类型:FIELD PROGRAMMABLE GATE ARRAY
认证状态:Not Qualified座面最大高度:4.57 mm
子类别:Field Programmable Gate Arrays最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn/Pb)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:29.3116 mmBase Number Matches:1

A42MX24-2PL84M 数据手册

 浏览型号A42MX24-2PL84M的Datasheet PDF文件第2页浏览型号A42MX24-2PL84M的Datasheet PDF文件第3页浏览型号A42MX24-2PL84M的Datasheet PDF文件第4页浏览型号A42MX24-2PL84M的Datasheet PDF文件第5页浏览型号A42MX24-2PL84M的Datasheet PDF文件第6页浏览型号A42MX24-2PL84M的Datasheet PDF文件第7页 
v6.0  
40MX and 42MX FPGA Families  
Features  
HiRel Features  
Commercial, Industrial, Automotive, and Military  
Temperature Plastic Packages  
High Capacity  
Commercial, Military Temperature, and MIL-STD-883  
Ceramic Packages  
Single-Chip ASIC Alternative  
3,000 to 54,000 System Gates  
Up to 2.5 kbits Configurable Dual-Port SRAM  
Fast Wide-Decode Circuitry  
Up to 202 User-Programmable I/O Pins  
QML Certification  
Ceramic Devices Available to DSCC SMD  
Ease of Integration  
Mixed-Voltage Operation (5.0V or 3.3V for core and  
I/Os), with PCI-Compliant I/Os  
High Performance  
Up to 100% Resource Utilization and 100% Pin  
Locking  
5.6 ns Clock-to-Out  
250 MHz Performance  
5 ns Dual-Port SRAM Access  
100 MHz FIFOs  
Deterministic, User-Controllable Timing  
Unique In-System Diagnostic and Verification  
Capability with Silicon Explorer II  
7.5 ns 35-Bit Address Decode  
Low Power Consumption  
IEEE Standard 1149.1 (JTAG) Boundary Scan Testing  
Product Profile  
Device  
A40MX02  
A40MX04  
A42MX09  
A42MX16  
A42MX24  
A42MX36  
Capacity  
System Gates  
SRAM Bits  
3,000  
6,000  
14,000  
24,000  
36,000  
54,000  
2,560  
Logic Modules  
Sequential  
Combinatorial  
Decode  
295  
547  
348  
336  
624  
608  
954  
912  
24  
1,230  
1,184  
24  
Clock-to-Out  
9.5 ns  
9.5 ns  
5.6 ns  
6.1 ns  
6.1 ns  
6.3 ns  
SRAM Modules  
(64x4 or 32x8)  
348  
516  
2
624  
928  
2
954  
1,410  
2
10  
1,230  
1,822  
6
Dedicated Flip-Flops  
Maximum Flip-Flops  
Clocks  
147  
1
273  
1
User I/O (maximum)  
PCI  
57  
69  
104  
140  
176  
Yes  
Yes  
202  
Yes  
Boundary Scan Test (BST)  
Yes  
Packages (by pin count)  
PLCC  
PQFP  
VQFP  
TQFP  
CQFP  
PBGA  
44, 68  
44, 68, 84  
84  
100, 160  
100  
176  
84  
84  
160, 208  
100  
80  
100  
80  
100, 160, 208  
208, 240  
100  
176  
176  
208, 256  
272  
January 2004  
i
© 2004 Actel Corporation  
See the Actel website (www.actel.com) for the latest version of this datasheet.  

与A42MX24-2PL84M相关器件

型号 品牌 获取价格 描述 数据表
A42MX24-2PL84MX39 ACTEL

获取价格

Field Programmable Gate Array, 1890-Cell, CMOS, PQCC84,
A42MX24-2PL84MX79 ACTEL

获取价格

Field Programmable Gate Array, 912 CLBs, 36000 Gates, CMOS, PQCC84, PLASTIC, LCC-84
A42MX24-2PL84X79 MICROSEMI

获取价格

Field Programmable Gate Array, 912 CLBs, 36000 Gates, CMOS, PQCC84
A42MX24-2PL84YI MICROSEMI

获取价格

FPGA
A42MX24-2PLG100 MICROSEMI

获取价格

40MX and 42MX FPGA
A42MX24-2PLG100A MICROSEMI

获取价格

40MX and 42MX FPGA Families
A42MX24-2PLG100B MICROSEMI

获取价格

40MX and 42MX FPGA Families
A42MX24-2PLG100I MICROSEMI

获取价格

40MX and 42MX FPGA Families
A42MX24-2PLG100M MICROSEMI

获取价格

40MX and 42MX FPGA Families
A42MX24-2PLG208 MICROSEMI

获取价格

40MX and 42MX FPGA Families