5秒后页面跳转
TM2SR72EPH PDF预览

TM2SR72EPH

更新时间: 2024-01-26 04:04:19
品牌 Logo 应用领域
德州仪器 - TI 存储内存集成电路动态存储器
页数 文件大小 规格书
15页 268K
描述
SYNCHRONOUS DYNAMIC RAM MODULES

TM2SR72EPH 技术参数

生命周期:Obsolete零件包装代码:DIMM
包装说明:,针数:168
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.32.00.24风险等级:5.84
访问模式:DUAL BANK PAGE BURST最长访问时间:7.5 ns
JESD-30 代码:R-XDMA-N168内存密度:150994944 bit
内存集成电路类型:SYNCHRONOUS DRAM MODULE内存宽度:72
功能数量:1端口数量:1
端子数量:168字数:2097152 words
字数代码:2000000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:2MX72封装主体材料:UNSPECIFIED
封装形状:RECTANGULAR封装形式:MICROELECTRONIC ASSEMBLY
认证状态:Not Qualified最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:NO技术:CMOS
温度等级:COMMERCIAL端子形式:NO LEAD
端子位置:DUALBase Number Matches:1

TM2SR72EPH 数据手册

 浏览型号TM2SR72EPH的Datasheet PDF文件第2页浏览型号TM2SR72EPH的Datasheet PDF文件第3页浏览型号TM2SR72EPH的Datasheet PDF文件第4页浏览型号TM2SR72EPH的Datasheet PDF文件第5页浏览型号TM2SR72EPH的Datasheet PDF文件第6页浏览型号TM2SR72EPH的Datasheet PDF文件第7页 
ꢀ ꢁꢂ ꢃ ꢄꢅ ꢂ ꢆꢇꢈ ꢂ ꢉ ꢊ ꢋꢅ ꢉ ꢌ ꢍ ꢂ ꢎ ꢏ ꢅꢂ ꢐꢎ ꢑ ꢀ  
ꢀ ꢁꢒ ꢃ ꢄꢅ ꢂ ꢆꢇꢈ ꢒ ꢉ ꢌ ꢋꢒ ꢉ ꢓ ꢊ ꢒ ꢎ ꢏ ꢅꢂ ꢐꢎ ꢑ ꢀ  
ꢃꢏ ꢔꢕꢈꢄꢖ ꢔꢖ ꢗꢃ ꢘꢏꢔ ꢙꢁ ꢑꢕ ꢄꢙꢁ ꢁꢖ ꢘ ꢗꢚ ꢆꢃ  
SMMS705A − FEBRUARY 1998 − REVISED APRIL 1998  
D
D
Organization  
− TM2SR72EPH . . . 2097152 x 72 Bits  
− TM4SR72EPH . . . 4194304 x 72 Bits  
D
D
D
D
D
D
D
D
D
D
High-Speed, Low-Noise Low-Voltage TTL  
(LVTTL) Interface  
Byte-Read/Write Capability  
Single 3.3-V Power Supply  
( 10% Tolerance)  
Read Latencies 2 and 3 Supported  
Support Burst-Interleave and  
Burst-Interrupt Operations  
D
Designed for 66-MHz 4-Clock Systems  
D
JEDEC 168-Pin Dual-In-Line Memory  
Module (DIMM) Without Buffer for Use With  
Socket  
Burst Length Programmable to 1, 2, 4,  
and 8  
Two Banks for On-Chip Interleaving  
(Gapless Access)  
D
TM2SR72EPH — Uses Nine 16M-Bit  
Synchronous Dynamic RAMs (SDRAMs)  
(2M × 8-Bit) in Plastic Thin Small-Outline  
Packages (TSOPs)  
Ambient Temperature Range  
0°C to 70°C  
Gold-Plated Contacts  
Pipeline Architecture  
D
D
TM4SR72EPH — Uses 18 16M-Bit SDRAMs  
(2M × 8-Bit) in Plastic TSOPs  
Performance Ranges:  
Serial Presence Detect (SPD) Using  
EEPROM  
SYNCHRONOUS  
CLOCK CYCLE  
TIME  
ACCESS TIME  
(CLOCK TO  
OUTPUT)  
REFRESH  
INTERVAL  
t
t
t
t
AC2  
CK3  
CK2  
AC3  
(CL = 3)  
(CL = 2) (CL = 3) (CL = 2)  
’xSR72EPH-10  
10 ns  
15 ns 7.5 ns 7.5 ns  
64 ms  
CL = CAS latency  
description  
The TM2SR72EPH is a 16M-byte, 168-pin dual-in-line memory module (DIMM). The DIMM is composed of nine  
TMS626812BDGE, 2097152 × 8-bit SDRAMs, each in a 400-mil, 44-pin plastic thin small-outline package  
(TSOP) mounted on a substrate with decoupling capacitors. See the TMS626812B data sheet (literature  
number SMOS693).  
The TM4SR72EPH is a 32M-byte, 168-pin DIMM. The DIMM is composed of eighteen TMS626812BDGE,  
2097152 × 8-bit SDRAMs, each in a 400-mil, 44-pin plastic TSOP mounted on a substrate with decoupling  
capacitors. See the TMS626812B data sheet (literature number SMOS693).  
operation  
The TM2SR72EPH operates as nine TMS626812BDGE devices that are connected as shown in the  
TM2SR72EPH functional block diagram. The TM4SR72EPH operates as eighteen TMS626812BDGE devices  
connected as shown in the TM4SR72EPH functional block diagram.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
ꢀꢦ  
Copyright 1998, Texas Instruments Incorporated  
ꢢ ꢦ ꢣ ꢢꢛ ꢜꢰ ꢞꢝ ꢡ ꢩꢩ ꢧꢡ ꢟ ꢡ ꢠ ꢦ ꢢ ꢦ ꢟ ꢣ ꢫ  
1
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

与TM2SR72EPH相关器件

型号 品牌 描述 获取价格 数据表
TM2SR72EPH-10BU TI 2MX72 SYNCHRONOUS DRAM MODULE, 7ns, DMA168, DIMM-168

获取价格

TM2SR72EPHBU TI 2MX72 SYNCHRONOUS DRAM MODULE, 7.5ns, DMA168, DIMM-168

获取价格

TM2SR72EPN TI SYNCHRONOUS DYNAMIC RAM MODULES

获取价格

TM2SR72EPN-10 TI 2MX72 SYNCHRONOUS DRAM MODULE, DMA168, DIMM-168

获取价格

TM2SR72EPU TI SYNCHRONOUS DYNAMIC RAM MODULES

获取价格

TM2TR64EPH TI SYNCHRONOUS DYNAMIC RAM MODULES

获取价格