5秒后页面跳转
2510CGLF-T PDF预览

2510CGLF-T

更新时间: 2024-01-31 00:23:43
品牌 Logo 应用领域
艾迪悌 - IDT 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
7页 81K
描述
PLL Based Clock Driver, 2510 Series, 10 True Output(s), 0 Inverted Output(s), PDSO24, 4.40 MM, 0.65 MM PITCH, ROHS COMPLIANT, PLASTIC, MO-153, TSSOP-24

2510CGLF-T 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP24,.25针数:24
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.2
系列:2510输入调节:STANDARD
JESD-30 代码:R-PDSO-G24JESD-609代码:e3
长度:7.8 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
最大I(ol):0.008 A湿度敏感等级:1
功能数量:1反相输出次数:
端子数量:24实输出次数:10
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP24,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:3.3 V认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.15 ns座面最大高度:1.2 mm
子类别:Clock Drivers最大供电电压 (Vsup):3.63 V
最小供电电压 (Vsup):2.97 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Matte Tin (Sn) - annealed端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:4.4 mm
Base Number Matches:1

2510CGLF-T 数据手册

 浏览型号2510CGLF-T的Datasheet PDF文件第2页浏览型号2510CGLF-T的Datasheet PDF文件第3页浏览型号2510CGLF-T的Datasheet PDF文件第4页浏览型号2510CGLF-T的Datasheet PDF文件第5页浏览型号2510CGLF-T的Datasheet PDF文件第6页浏览型号2510CGLF-T的Datasheet PDF文件第7页 
Integrated  
Circuit  
Systems, Inc.  
ICS2510C  
3.3V Phase-Lock Loop Clock Driver  
General Description  
Features  
The ICS2510C is a high performance, low skew, low jitter  
clock driver.It uses a phase lock loop (PLL) technology to  
align, in both phase and frequency, the CLKIN signal with  
the CLKOUT signal.It is specifically designed for use with  
synchronous SDRAMs.The ICS2510C operates at 3.3V  
VCC and drives up to ten clock loads.  
Meets or exceeds PC133 registered DIMM  
specification1.1  
Spread Spectrum Clock Compatible  
Distributes one clock input to one bank of ten outputs  
Operating frequency 25MHz to 175MHz  
External feedback input (FBIN) terminal is used to  
synchrionize the outputs to the clock input  
No external RC network required  
Operates at 3.3V Vcc  
Plastic 24-pin 173mil TSSOP package  
One bank of ten outputs provide low-skew, low-jitter  
copies of CLKIN. Output signal duty cycles are adjusted  
to 50 percent, independent of the duty cycle at CLKIN.  
Outputs can be enabled or disabled via control (OE)  
inputs. When the OE inputs are high, the outputs align in  
phaseandfrequencywithCLKIN;whentheOEinputsare  
low, the outputs are disabled to the logic low state.  
The ICS2510C does not require external RC filter  
components.TheloopfilterforthePLLisincludedon-chip,  
minimizing component count, board space, and cost.The  
test mode shuts off the PLL and connects the input  
directlytotheoutputbuffer.Thistestmode, theICS2510C  
can be use as low skew fanout clock buffer device. The  
ICS2510C comes in 24 pin 173mil Thin Shrink Small-  
Outline package (TSSOP) package.  
Pin Configuration  
Block Diagram  
FBOUT  
CLK0  
AGND  
VCC  
1
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
13  
CLKIN  
AVCC  
VCC  
2
CLK1  
CLK0  
CLK1  
CLK2  
GND  
3
4
CLK9  
CLK8  
GND  
GND  
CLK7  
CLK6  
CLK5  
VCC  
CLK2  
FBIN  
5
PLL  
CLK3  
CLK4  
6
CLKIN  
AVCC  
GND  
7
CLK3  
CLK4  
VCC  
8
CLK5  
CLK6  
CLK7  
9
10  
11  
12  
OE  
FBOUT  
FBIN  
CLK8  
CLK9  
24 Pin TSSOP  
4.40 mm. Body, 0.65 mm. pitch  
OE  
0010G09/22/09  

与2510CGLF-T相关器件

型号 品牌 描述 获取价格 数据表
2510CG-T IDT PLL Based Clock Driver, 2510 Series, 10 True Output(s), 0 Inverted Output(s), PDSO24, 4.40

获取价格

2510D-00 WINCHESTER PCB Terminal,

获取价格

2510D-11 WINCHESTER PCB Terminal,

获取价格

2510D-113 WINCHESTER PCB Terminal,

获取价格

2510D-14 WINCHESTER PCB Terminal,

获取价格

2510D-181 WINCHESTER PCB Terminal

获取价格