5秒后页面跳转
5962-9061102XX PDF预览

5962-9061102XX

更新时间: 2024-01-22 04:45:30
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 可编程逻辑输入元件LTE时钟
页数 文件大小 规格书
15页 579K
描述
32-Macrocell MAX® EPLD

5962-9061102XX 技术参数

生命周期:Obsolete零件包装代码:QLCC
包装说明:QCCJ,针数:28
Reach Compliance Code:unknownECCN代码:3A001.A.2.C
HTS代码:8542.39.00.01风险等级:5.36
Is Samacsys:N最大时钟频率:33.3 MHz
JESD-30 代码:S-CQCC-J28专用输入次数:7
I/O 线路数量:16端子数量:28
最高工作温度:125 °C最低工作温度:-55 °C
组织:7 DEDICATED INPUTS, 16 I/O输出函数:MACROCELL
封装主体材料:CERAMIC, METAL-SEALED COFIRED封装代码:QCCJ
封装形状:SQUARE封装形式:CHIP CARRIER
可编程逻辑类型:UV PLD传播延迟:25 ns
认证状态:Not Qualified筛选级别:MIL-STD-883
最大供电电压:5.5 V最小供电电压:4.5 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子形式:J BEND端子位置:QUAD
Base Number Matches:1

5962-9061102XX 数据手册

 浏览型号5962-9061102XX的Datasheet PDF文件第2页浏览型号5962-9061102XX的Datasheet PDF文件第3页浏览型号5962-9061102XX的Datasheet PDF文件第4页浏览型号5962-9061102XX的Datasheet PDF文件第5页浏览型号5962-9061102XX的Datasheet PDF文件第6页浏览型号5962-9061102XX的Datasheet PDF文件第7页 
USE ULTRA37000TM FOR  
ALL NEW DESIGNS  
CY7C344  
32-Macrocell MAX® EPLD  
densest EPLD of this size. Eight dedicated inputs and 16  
bidirectional I/O pins communicate to one logic array block. In  
the CY7C344 LAB there are 32 macrocells and 64 expander  
product terms. When an I/O macrocell is used as an input, two  
expanders are used to create an input path. Even if all of the  
I/O pins are driven by macrocell registers, there are still 16  
“buried” registers available. All inputs, macrocells, and I/O pins  
are interconnected within the LAB.  
Features  
• High-performance, high-density replacement for TTL,  
74HC, and custom logic  
• 32 macrocells, 64 expander product terms in one LAB  
• 8 dedicated inputs, 16 I/O pins  
• 0.8-micron double-metal CMOS EPROM technology  
The speed and density of the CY7C344 makes it a natural for  
all types of applications. With just this one device, the designer  
can implement complex state machines, registered logic, and  
combinatorial “glue” logic, without using multiple chips. This  
architectural flexibility allows the CY7C344 to replace  
multichip TTL solutions, whether they are synchronous,  
asynchronous, combinatorial, or all three.  
• 28-pin, 300-mil DIP, cerDIP or 28-pin HLCC, PLCC  
package  
Functional Description  
Available in a 28-pin, 300-mil DIP or windowed J-leaded  
ceramic chip carrier (HLCC), the CY7C344 represents the  
Logic Block Diagram[1]  
Pin Configurations  
HLCC  
15(22) INPUT  
15(23) INPUT  
INPUT  
1(8)  
Top View  
INPUT/CLK 2(9)  
27(6)  
28(7)  
INPUT  
INPUT  
INPUT  
INPUT  
13(20)  
14(21)  
4
3
2
1
28 27 26  
25  
5
6
7
8
9
10  
11  
I/O  
I/O  
I/O  
INPUT  
INPUT  
INPUT  
INPUT/CLK  
I/O  
24  
23  
22  
21  
20  
19  
MACROCELL 2  
MACROCELL 1  
I/O 3(10)  
I/O 4(11)  
I/O 5(12)  
I/O 6(13)  
I/O 9(16)  
I/O 10(17)  
I/O 11(18)  
I/O 12(19)  
I/O 17(24)  
I/O 18(25)  
I/O 19(26)  
I/O 20(27)  
I/O 23(2)  
I/O 24(3)  
I/O 25(4)  
I/O 26(5)  
INPUT  
INPUT  
INPUT  
INPUT  
I/O  
MACROCELL 4  
MACROCELL 6  
MACROCELL 8  
MACROCELL 10  
MACROCELL 12  
MACROCELL 14  
MACROCELL 16  
MACROCELL 18  
MACROCELL 20  
MACROCELL 22  
MACROCELL 24  
MACROCELL 26  
MACROCELL 28  
MACROCELL 30  
MACROCELL 32  
MACROCELL 3  
MACROCELL 5  
MACROCELL 7  
MACROCELL 9  
MACROCELL 11  
MACROCELL 13  
MACROCELL 15  
MACROCELL 17  
MACROCELL 19  
MACROCELL 21  
MACROCELL 23  
MACROCELL 25  
MACROCELL 27  
MACROCELL 29  
MACROCELL 31  
G
L
I
O
O
B
A
L
I/O  
12 13 14 1516 1718  
C
O
N
T
CerDIP  
B
U
S
Top View  
R
O
L
INPUT  
INPUT  
INPUT  
I/O  
1
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
INPUT/CLK  
I/O  
2
3
4
5
6
7
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
V
CC  
V
CC  
GND  
I/O  
GND  
I/O  
8
9
I/O  
I/O  
10  
11  
12  
13  
14  
32  
64 EXPANDER PRODUCT TERM ARRAY  
I/O  
I/O  
INPUT  
I/O  
I/O  
INPUT  
INPUT  
INPUT  
Selection Guide  
7C344-15  
15  
7C344-20  
7C344-25  
25  
Unit  
Maximum Access Time  
20  
ns  
Maximum Operating Current  
Commercial  
Military  
200  
200  
220  
220  
150  
170  
170  
200  
mA  
220  
Industrial  
Commercial  
Military  
220  
150  
220  
Maximum Standby Current  
150  
mA  
170  
Industrial  
170  
170  
Note:  
1. Numbers in () refer to J-leaded packages.  
Cypress Semiconductor Corporation  
Document #: 38-03006 Rev. *B  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised June 6, 2005  
[+] Feedback  

与5962-9061102XX相关器件

型号 品牌 描述 获取价格 数据表
5962-9061102YA CYPRESS UV PLD, 40ns, PAL-Type, CMOS, CQCC28, WINDOWED, CERAMIC, LCC-28

获取价格

5962-9061102YX CYPRESS UV PLD, 25ns, CMOS, CQCC28, 0.458 X 0.458 INCH, 0.180 INCH HEIGHT, LCC-28

获取价格

5962-90613012X ETC 3-To-8-Line Demultiplexer

获取价格

5962-9061301EA ETC 3-To-8-Line Demultiplexer

获取价格

5962-9061301EX TI HCT SERIES, 3 LINE TO 8 LINE MULTIPLEXER AND DEMUX/DECODER, TRUE OUTPUT, CDIP16, 0.840 X 0

获取价格

5962-9061301FX TI HCT SERIES, 3 LINE TO 8 LINE MULTIPLEXER AND DEMUX/DECODER, TRUE OUTPUT, CDFP16, 0.440 X 0

获取价格