5秒后页面跳转
8T49N241 PDF预览

8T49N241

更新时间: 2024-11-28 14:58:19
品牌 Logo 应用领域
瑞萨 - RENESAS /
页数 文件大小 规格书
66页 1816K
描述
FemtoClock? NG Universal Frequency Translator

8T49N241 数据手册

 浏览型号8T49N241的Datasheet PDF文件第2页浏览型号8T49N241的Datasheet PDF文件第3页浏览型号8T49N241的Datasheet PDF文件第4页浏览型号8T49N241的Datasheet PDF文件第5页浏览型号8T49N241的Datasheet PDF文件第6页浏览型号8T49N241的Datasheet PDF文件第7页 
FemtoClock® NG Universal Frequency  
Translator  
8T49N241  
Datasheet  
Description  
Typical Applications  
The 8T49N241 has one fractional-feedback PLL that can be used as  
a jitter attenuator and frequency translator. It is equipped with one  
integer and three fractional output dividers, allowing the generation of  
up to four different output frequencies, ranging from 8kHz to 1GHz.  
These frequencies are completely independent of each other, the  
input reference frequencies, and the crystal reference frequency. The  
device places virtually no constraints on input to output frequency  
conversion, supporting all FEC rates, including the new revision of  
ITU-T Recommendation G.709 (2009), most with 0ppm conversion  
error. The outputs may select among LVPECL, LVDS, HCSL or  
LVCMOS output levels.  
• OTN or SONET / SDH equipment  
• Gigabit and Terabit IP switches / routers including Synchronous  
Ethernet  
• Video broadcast  
Features  
• Supports SDH/SONET and Synchronous Ethernet clocks including  
all FEC rate conversions  
• 0.35ps RMS Typical Jitter (including spurs): 12kHz to 20MHz  
• Operating Modes: Synthesizer, Jitter Attenuator  
This makes it ideal to be used in any frequency synthesis application,  
including 1G, 10G, 40G and 100G Synchronous Ethernet, OTN, and  
SONET/SDH, including ITU-T G.709 (2009) FEC rates.  
• Operates from a 10MHz to 50MHz fundamental-mode crystal or a  
10MHz to 125MHz external oscillator  
• Initial holdover accuracy of +50ppb.  
The 8T49N241 accepts up to two differential or single-ended input  
clocks and a fundamental-mode crystal input. The internal PLL can  
lock to either of the input reference clocks or just to the crystal to  
behave as a frequency synthesizer. The PLL can use the second  
input for redundant backup of the primary input reference, but in this  
case, both input clock references must be related in frequency.  
• Accepts up to 2 LVPECL, LVDS, LVHSTL or LVCMOS input clocks  
• Accepts frequencies ranging from 8kHz to 875MHz  
• Auto and manual clock selection with hitless switching  
• Clock input monitoring including support for gapped clocks  
• Phase-slope limiting and fully hitless switching options to control  
output clock phase transients  
The device supports hitless reference switching between input  
clocks. The device monitors both input clocks for Loss of Signal  
(LOS), and generates an alarm when an input clock failure is  
detected. Automatic and manual hitless reference switching options  
are supported. LOS behavior can be set to support gapped or  
un-gapped clocks.  
• Generates four LVPECL / LVDS / HCSL or eight LVCMOS output  
clocks  
• Output frequencies ranging from 8kHz up to 1.0GHz  
(differential)  
• Output frequencies ranging from 8kHz to 250MHz (LVCMOS)  
• One integer divider ranging from ÷4 to ÷786,420  
• Three fractional output dividers (see Output Dividers)  
The 8T49N241 supports holdover. The holdover has an initial  
accuracy of ±50ppB from the point where the loss of all applicable  
input reference(s) has been detected. It maintains a historical  
average operating point for the PLL that may be returned to in  
holdover at a limited phase slope.  
• Programmable loop bandwidth settings from 0.2Hz to 6.4kHz  
• Optional fast-lock function  
• Four General Purpose I/O pins with optional support for status &  
control:  
• Two Output Enable control inputs provide control over the four  
clocks  
The PLL has a register-selectable loop bandwidth from 0.2Hz to  
6.4kHz.  
The device supports Output Enable & Clock Select inputs and Lock,  
Holdover & LOS status outputs.  
• Manual clock selection control input  
• Lock, Holdover and Loss-of-Signal alarm outputs  
The device is programmable through an I2C interface. It also supports  
I2C master capability to allow the register configuration to be read  
from an external EEPROM.  
• Open-drain Interrupt pin  
• Register programmable through I2C or via external I2C EEPROM  
• Full 2.5V or 3.3V supply modes, 1.8V support for LVCMOS outputs,  
GPIO and control pins  
Programming with IDT’s Timing Commander software is  
recommended for optimal device performance. Factory  
pre-programmed devices are also available.  
• -40°C to 85°C ambient operating temperature  
• Package: 40-VFQFPN, lead-free (RoHS 6)  
1
March 5, 2019  

与8T49N241相关器件

型号 品牌 获取价格 描述 数据表
8T49N241_16 IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241_18 IDT

获取价格

NG Universal Frequency Translator
8T49N241-000NLGI IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-000NLGI8 IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-001NLGI IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-001NLGI8 IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-002NLGI IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-002NLGI8 IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-006NLGI IDT

获取价格

FemtoClock NG Universal Frequency Translator
8T49N241-006NLGI8 IDT

获取价格

FemtoClock NG Universal Frequency Translator