5秒后页面跳转
854S712AKILFT PDF预览

854S712AKILFT

更新时间: 2024-01-17 06:46:50
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
17页 457K
描述
1:2 Fanout Buffer with Pre-Emphasis

854S712AKILFT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:VFQFPN
包装说明:HVQCCN, LCC16,.12SQ,20针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.74
Samacsys Description:VFQFN- N 3 X 3 X 1.0 MM - NO LEAD系列:854S
输入调节:DIFFERENTIALJESD-30 代码:S-XQCC-N16
JESD-609代码:e3长度:3 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER湿度敏感等级:3
功能数量:1反相输出次数:
端子数量:16实输出次数:2
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装等效代码:LCC16,.12SQ,20封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):260
电源:3.3 VProp。Delay @ Nom-Sup:0.5 ns
传播延迟(tpd):0.5 ns认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.01 ns座面最大高度:1 mm
子类别:Clock Drivers最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:INDUSTRIAL
端子面层:Matte Tin (Sn)端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:3 mm
最小 fmax:3000 MHzBase Number Matches:1

854S712AKILFT 数据手册

 浏览型号854S712AKILFT的Datasheet PDF文件第2页浏览型号854S712AKILFT的Datasheet PDF文件第3页浏览型号854S712AKILFT的Datasheet PDF文件第4页浏览型号854S712AKILFT的Datasheet PDF文件第5页浏览型号854S712AKILFT的Datasheet PDF文件第6页浏览型号854S712AKILFT的Datasheet PDF文件第7页 
854S712  
Datasheet  
1:2 Fanout Buffer with Pre-Emphasis  
Description  
Features  
The 854S712 is a differential, high-speed 1:2 data/clock fanout buffer  
and line driver. The outputs support pre-emphasis in order to drive  
backplanes and long transmission lines while reducing inter-symbol  
interference effects. The pre-emphasis level is configurable to  
optimize for low bit error rate or power consumption. Pre-emphasis  
utilizes an increased output voltage swing for transition bits.  
1:2 differential data/clock fanout buffer and line driver  
4.5 Gbps data rate (NRZ) (maximum)  
Differential LVDS outputs  
Differential input supporting LVDS, LVPECL and CML levels  
Configurable output pre-emphasis  
Low-skew outputs: 10ps (maximum)  
The device is optimized for data rates up to 4.5 Gbps (NRZ) and for  
deterministic jitter in data applications and low additive jitter in clock  
applications. The outputs are LVDS-compliant while the differential  
input is compatible with a variety of signal levels such as LVDS,  
LVPECL and CML. Internal input termination, a bias voltage output  
for AC-coupling and small packaging (VFQFN) supports  
space-efficient board designs. The 854S712 operates from a 3.3V  
power supply and supports the industrial temperature range of -40°C  
to +85°C.  
Low data deterministic jitter: 4ps (maximum)  
LVCMOS interface levels for the control inputs  
Asynchronous output disable into high-impedance state  
Internal input termination: 100(Differential)  
Additive phase jitter, RMS: 0.08ps (typical)  
Full 3.3V supply voltage  
-40°C to 85°C ambient operating temperature  
Available in lead-free (RoHS 6) package  
Pin Assignment  
Block Diagram  
nOE0  
PE0  
15  
14  
13  
12  
16  
Q0  
1
2
3
4
Q0  
IN  
VTT  
nQ0  
IN  
nIN  
11  
10  
9
nQ0  
Q1  
50  
854S712  
Q1  
VREF_AC  
nIN  
50  
VTT  
nQ1  
nQ1  
5
6
7
8
nOE1  
PE1  
VREF_A  
VBB  
C
16-pin, 3mm x 3mm VFQFN Package  
©2017 Integrated Device Technology, Inc.  
1
October 10, 2017  

与854S712AKILFT相关器件

型号 品牌 描述 获取价格 数据表
854S712I RENESAS 1:2 Fanout Buffer With Pre-Emphasis

获取价格

854S713AKILFT IDT VFQFPN-24, Reel

获取价格

854SG ETC Backlight LEDs

获取价格

854SO ETC Backlight LEDs

获取价格

854TG ETC Backlight LEDs

获取价格

854U MICREL 2 X 2 PROTECTION CROSSPOINT SWITCH

获取价格