5秒后页面跳转
74VHC74MTR PDF预览

74VHC74MTR

更新时间: 2024-09-15 04:48:03
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
14页 453K
描述
DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR

74VHC74MTR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP, SOP14,.25针数:14
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.07系列:AHC/VHC
JESD-30 代码:R-PDSO-G14JESD-609代码:e4
长度:8.65 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:75000000 Hz
最大I(ol):0.008 A湿度敏感等级:1
位数:1功能数量:2
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP14,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TAPE AND REEL
峰值回流温度(摄氏度):260电源:2/5.5 V
Prop。Delay @ Nom-Sup:10.5 ns传播延迟(tpd):17.5 ns
认证状态:Not Qualified座面最大高度:1.75 mm
子类别:FF/Latches最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:40
触发器类型:POSITIVE EDGE宽度:3.9 mm
最小 fmax:110 MHzBase Number Matches:1

74VHC74MTR 数据手册

 浏览型号74VHC74MTR的Datasheet PDF文件第2页浏览型号74VHC74MTR的Datasheet PDF文件第3页浏览型号74VHC74MTR的Datasheet PDF文件第4页浏览型号74VHC74MTR的Datasheet PDF文件第5页浏览型号74VHC74MTR的Datasheet PDF文件第6页浏览型号74VHC74MTR的Datasheet PDF文件第7页 
74VHC74  
DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR  
HIGH SPEED:  
= 170 MHz (TYP.) at V = 5V  
f
MAX  
CC  
LOW POWER DISSIPATION:  
= 2 µA (MAX.) at T =25°C  
I
CC  
A
HIGH NOISE IMMUNITY:  
= V = 28% V (MIN.)  
V
NIH  
NIL  
CC  
SOP  
TSSOP  
POWER DOWN PROTECTION ON INPUTS  
SYMMETRICAL OUTPUT IMPEDANCE:  
|I | = I = 8 mA (MIN)  
Table 1: Order Codes  
PACKAGE  
OH  
OL  
BALANCED PROPAGATION DELAYS:  
T & R  
t
t
PLH  
PHL  
OPERATING VOLTAGE RANGE:  
(OPR) = 2V to 5.5V  
SOP  
74VHC74MTR  
74VHC74TTR  
V
TSSOP  
CC  
PIN AND FUNCTION COMPATIBLE WITH  
74 SERIES 74  
IMPROVED LATCH-UP IMMUNITY  
CLR and PR are independent of the clock and  
accomplished by a low setting on the appropriate  
input.  
Power down protection is provided on all inputs  
and 0 to 7V can be accepted on inputs with no  
regard to the supply voltage. This device can be  
used to interface 5V to 3V.  
All inputs and outputs are equipped with  
protection circuits against static discharge, giving  
them 2KV ESD immunity and transient excess  
voltage.  
DESCRIPTION  
The 74VHC74 is an advanced high-speed CMOS  
DUAL D-TYPE FLIP FLOP WITH PRESET AND  
CLEAR fabricated with sub-micron silicon gate  
2
and double-layer metal wiring C MOS technology.  
A signal on the D INPUT is transferred to the Q  
OUTPUTS during the positive going transition of  
the clock pulse.  
Figure 1: Pin Connection And IEC Logic Symbols  
Rev. 4  
1/14  
November 2004  

74VHC74MTR 替代型号

型号 品牌 替代类型 描述 数据表
74VHC74M STMICROELECTRONICS

完全替代

DUAL D-TYPE FLIP FLOP WITH PRESET AND CLEAR
74VHC74SJ FAIRCHILD

功能相似

Dual D-Type Flip-Flop with Preset and Clear

与74VHC74MTR相关器件

型号 品牌 获取价格 描述 数据表
74VHC74MX FAIRCHILD

获取价格

D Flip-Flop, AHC/VHC/H/U/V Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary O
74VHC74MX ROCHESTER

获取价格

AHC/VHC/H/U/V SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO
74VHC74MX ONSEMI

获取价格

双 D 型触发器,带预置和清除
74VHC74MX_NL FAIRCHILD

获取价格

Dual D-Type Flip-Flop with Preset and Clear
74VHC74N ONSEMI

获取价格

Dual D-Type Flip-Flop with Preset and Clear, MDIP 14L, 2500-RAIL
74VHC74N ROCHESTER

获取价格

AHC/VHC/H/U/V SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP
74VHC74N FAIRCHILD

获取价格

Dual D-Type Flip-Flop with Preset and Clear
74VHC74N_08 FAIRCHILD

获取价格

Dual D-Type Flip-Flop with Preset and Clear
74VHC74SJ FAIRCHILD

获取价格

Dual D-Type Flip-Flop with Preset and Clear
74VHC74SJ ROCHESTER

获取价格

AHC/VHC/H/U/V SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO