5秒后页面跳转
74VHC373M PDF预览

74VHC373M

更新时间: 2024-09-14 22:56:23
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 总线驱动器总线收发器逻辑集成电路光电二极管输出元件
页数 文件大小 规格书
10页 78K
描述
OCTAL D-TYPE LATCH WITH 3 STATE OUTPUT NON INVERTING

74VHC373M 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:SOIC包装说明:SOP, SOP20,.4
针数:20Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.14
Is Samacsys:N系列:AHC/VHC
JESD-30 代码:R-PDSO-G20JESD-609代码:e4
长度:12.8 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大I(ol):0.008 A
湿度敏感等级:3位数:8
功能数量:1端口数量:2
端子数量:20最高工作温度:125 °C
最低工作温度:-55 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP20,.4
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TUBE峰值回流温度(摄氏度):260
电源:2/5.5 VProp。Delay @ Nom-Sup:10.5 ns
传播延迟(tpd):16.5 ns认证状态:Not Qualified
座面最大高度:2.65 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:7.5 mm
Base Number Matches:1

74VHC373M 数据手册

 浏览型号74VHC373M的Datasheet PDF文件第2页浏览型号74VHC373M的Datasheet PDF文件第3页浏览型号74VHC373M的Datasheet PDF文件第4页浏览型号74VHC373M的Datasheet PDF文件第5页浏览型号74VHC373M的Datasheet PDF文件第6页浏览型号74VHC373M的Datasheet PDF文件第7页 
74VHC373  
OCTAL D-TYPE LATCH  
WITH 3 STATE OUTPUT NON INVERTING  
HIGH SPEED:tPD =5.0ns (TYP.) atVCC = 5V  
LOW POWER DISSIPATION:  
ICC =4 µA (MAX.) at TA =25 oC  
HIGH NOISEIMMUNITY:  
M
T
VNIH = VNIL =28% VCC (MIN.)  
POWERDOWN PROTECTIONON INPUTS  
SYMMETRICAL OUTPUT IMPEDANCE:  
|IOH| = IOL = 8 mA (MIN)  
(Micro Package)  
(TSSOPPackage)  
ORDER CODES :  
74VHC373M  
74VHC373T  
BALANCEDPROPAGATIONDELAYS:  
tPLH tPHL  
OPERATING VOLTAGERANGE:  
While the LE input is held at a high level, the Q  
outputswill follow the data inputs precisely. When  
the LE is taken low, the Q outputs will be latched  
precisely at the logic level of D input data. While  
the (OE) input is low, the 8 outputs will be in a  
normal logic state (high or low logic level) and  
while high level the outputs will be in a high  
impedance state.  
VCC (OPR)= 2V to 5.5V  
PIN AND FUNCTION COMPATIBLEWITH  
74 SERIES373  
IMPROVED LATCH-UP IMMUNITY  
LOWNOISE:VOLP = 0.9V(Max.)  
DESCRIPTION  
Power down protection is provided on all inputs  
and 0 to 7V can be accepted on inputs with no  
regard to the supply voltage. This device can be  
used to interface5V to 3V.  
All inputs and outputs are equipped with  
protection circuits against static discharge, giving  
them 2KV ESD immunity and transient excess  
voltage.  
The 74VHC373 is an advanced high-speed  
CMOS OCTAL D-TYPE LATCH with 3 STATE  
OUTPUT NON INVERTING fabricated with  
sub-micron silicon gate and double-layer metal  
wiring C2MOS technology.  
This 8 bit D-Type latch is controlled by a latch  
enable input (LE) and an output enable input  
(OE).  
PIN CONNECTION AND IEC LOGIC SYMBOLS  
1/10  
June 1999  

74VHC373M 替代型号

型号 品牌 替代类型 描述 数据表
SN74AHC373DWRE4 TI

功能相似

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS
SN74AHC373DWE4 TI

功能相似

OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

与74VHC373M相关器件

型号 品牌 获取价格 描述 数据表
74VHC373M_07 FAIRCHILD

获取价格

Octal D-Type Latch with 3-STATE Outputs
74VHC373M_NL FAIRCHILD

获取价格

暂无描述
74VHC373MTC FAIRCHILD

获取价格

Octal D-Type Latch with 3-STATE Outputs
74VHC373MTC ONSEMI

获取价格

带 3 态输出的八路 D 型锁存
74VHC373MTC_07 FAIRCHILD

获取价格

Octal D-Type Latch with 3-STATE Outputs
74VHC373MTCX ONSEMI

获取价格

带 3 态输出的八路 D 型锁存
74VHC373MTCX_NL FAIRCHILD

获取价格

暂无描述
74VHC373MTR STMICROELECTRONICS

获取价格

OCTAL D-TYPE LATCH WITH 3 STATE OUTPUTS NON INVERTING
74VHC373MX ONSEMI

获取价格

带 3 态输出的八路 D 型锁存
74VHC373MX_NL FAIRCHILD

获取价格

暂无描述