5秒后页面跳转
74LVX27MTR PDF预览

74LVX27MTR

更新时间: 2024-01-04 12:30:19
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 栅极触发器逻辑集成电路光电二极管输入元件
页数 文件大小 规格书
8页 131K
描述
LOW VOLTAGE CMOS TRIPLE 3 INPUT NOR GATE WITH 5V TOLERANT INPUTS

74LVX27MTR 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSSOP包装说明:TSSOP, TSSOP14,.25
针数:14Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.84
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G14
JESD-609代码:e3/e4长度:5 mm
负载电容(CL):50 pF逻辑集成电路类型:NOR GATE
最大I(ol):0.004 A功能数量:3
输入次数:3端子数量:14
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP14,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH包装方法:TAPE AND REEL
电源:3.3 VProp。Delay @ Nom-Sup:12.5 ns
传播延迟(tpd):17 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:1.2 mm
子类别:Gates最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):2.7 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:MATTE TIN/NICKEL PALLADIUM GOLD
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL宽度:4.4 mm
Base Number Matches:1

74LVX27MTR 数据手册

 浏览型号74LVX27MTR的Datasheet PDF文件第2页浏览型号74LVX27MTR的Datasheet PDF文件第3页浏览型号74LVX27MTR的Datasheet PDF文件第4页浏览型号74LVX27MTR的Datasheet PDF文件第5页浏览型号74LVX27MTR的Datasheet PDF文件第6页浏览型号74LVX27MTR的Datasheet PDF文件第7页 
74LVX27  
LOW VOLTAGE CMOS TRIPLE 3-INPUT NOR GATE  
WITH 5V TOLERANT INPUTS  
HIGH SPEED :  
= 4.1ns (TYP.) at V = 3.3V  
t
PD  
CC  
5V TOLERANT INPUTS  
INPUT VOLTAGE LEVEL :  
V =0.8V, V =2V at V =3V  
IL  
IH  
CC  
LOW POWER DISSIPATION:  
= 2 µA (MAX.) at T =25°C  
SOP  
TSSOP  
I
CC  
A
LOW NOISE:  
= 0.3V (TYP.) at V = 3.3V  
V
OLP  
CC  
ORDER CODES  
PACKAGE  
SYMMETRICAL OUTPUT IMPEDANCE:  
|I | = I = 4mA (MIN)  
TUBE  
T & R  
OH  
OL  
SOP  
74LVX27M  
74LVX27MTR  
74LVX27TTR  
BALANCED PROPAGATION DELAYS:  
TSSOP  
t
t
PLH  
PHL  
OPERATING VOLTAGE RANGE:  
(OPR) = 2V to 3.6V (1.2V Data Retention)  
V
CC  
The internal circuit is composed of 3 stages  
including buffer output, which provides high noise  
immunity and stable output.  
PIN AND FUNCTION COMPATIBLE WITH  
74 SERIES 27  
Power down protection is provided on all inputs  
and 0 to 7V can be accepted on inputs with no  
regard to the supply voltage.  
IMPROVED LATCH-UP IMMUNITY  
POWER DOWN PROTECTION ON INPUTS  
This device can be used to interface 5V to 3V  
system. It combines high speed performance with  
the true CMOS low power consumption.  
All inputs and outputs are equipped with  
protection circuits against static discharge, giving  
them 2KV ESD immunity and transient excess  
voltage.  
DESCRIPTION  
The 74LVX27 is a low voltage CMOS TRIPLE  
3-INPUT NOR GATE fabricated with sub-micron  
silicon gate and double-layer metal wiring C MOS  
technology. It is ideal for low power, battery  
operated and low noise 3.3V applications.  
2
PIN CONNECTION AND IEC LOGIC SYMBOLS  
July 2001  
1/8  

与74LVX27MTR相关器件

型号 品牌 获取价格 描述 数据表
74LVX27T ETC

获取价格

Triple 3-input NOR Gate
74LVX27TTR STMICROELECTRONICS

获取价格

LOW VOLTAGE CMOS TRIPLE 3 INPUT NOR GATE WITH 5V TOLERANT INPUTS
74LVX32 STMICROELECTRONICS

获取价格

LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE WITH 5V TOLERANT INPUTS
74LVX32 FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate
74LVX32_04 STMICROELECTRONICS

获取价格

LOW VOLTAGE CMOS QUAD 2-INPUT OR GATE WITH 5V TOLERANT INPUTS
74LVX32_08 FAIRCHILD

获取价格

Low Voltage Quad 2-Input OR Gate
74LVX3245 FAIRCHILD

获取价格

8-Bit Dual Supply Translating Transceiver with 3-STATE Outputs
74LVX3245 STMICROELECTRONICS

获取价格

OCTAL DUAL SUPPLY BUS TRANSCEIVER
74LVX3245 FUJI

获取价格

74LVX3245_04 STMICROELECTRONICS

获取价格

OCTAL DUAL SUPPLY BUS TRANSCEIVER