5秒后页面跳转
74LVT373WM PDF预览

74LVT373WM

更新时间: 2024-11-24 22:56:23
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 总线驱动器总线收发器锁存器逻辑集成电路光电二极管信息通信管理
页数 文件大小 规格书
7页 71K
描述
Low Voltage Octal Transparent Latch with 3-STATE Outputs

74LVT373WM 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Transferred零件包装代码:SOIC
包装说明:SOP, SOP20,.4针数:20
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.17
Is Samacsys:N系列:LVT
JESD-30 代码:R-PDSO-G20JESD-609代码:e3
长度:12.8015 mm逻辑集成电路类型:BUS DRIVER
最大I(ol):0.064 A湿度敏感等级:1
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP20,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:RAIL
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:4.5 ns传播延迟(tpd):5 ns
认证状态:Not Qualified座面最大高度:2.642 mm
子类别:FF/Latches最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.7 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:BICMOS
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7.493 mmBase Number Matches:1

74LVT373WM 数据手册

 浏览型号74LVT373WM的Datasheet PDF文件第2页浏览型号74LVT373WM的Datasheet PDF文件第3页浏览型号74LVT373WM的Datasheet PDF文件第4页浏览型号74LVT373WM的Datasheet PDF文件第5页浏览型号74LVT373WM的Datasheet PDF文件第6页浏览型号74LVT373WM的Datasheet PDF文件第7页 
September 1999  
Revised October 1999  
74LVT373 • 74LVTH373  
Low Voltage Octal Transparent Latch  
with 3-STATE Outputs  
General Description  
Features  
Input and output interface capability to systems at  
The LVT373 and LVTH373 consist of eight latches with  
3-STATE outputs for bus organized system applications.  
The latches appear transparent to the data when Latch  
Enable (LE) is HIGH. When LE is LOW, the data satisfying  
the input timing requirements is latched. Data appears on  
the bus when the Output Enable (OE) is LOW. When OE is  
HIGH, the bus output is in a high impedance state.  
5V VCC  
Bushold data inputs eliminate the need for external pull-  
up resistors to hold unused inputs (74LVTH373), also  
available without bushold feature (74LVT373).  
Live insertion/extraction permitted  
Power Up/Down high impedance provides glitch-free  
bus loading  
The LVTH373 data inputs include bushold, eliminating the  
need for external pull-up resistors to hold unused inputs.  
Outputs source/sink 32 mA/+64 mA  
These octal latches are designed for low-voltage (3.3V)  
VCC applications, but with the capability to provide a TTL  
Functionally compatible with the 74 series 373  
interface to a 5V environment. The LVT373 and LVTH373  
are fabricated with an advanced BiCMOS technology to  
achieve high speed operation similar to 5V ABT while  
maintaining low power dissipation.  
Ordering Code:  
Order Number Package Number  
Package Description  
74LVT373WM  
74LVT373SJ  
M20B  
M20D  
MTC20  
M20B  
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide  
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
74LVT373MTC  
74LVTH373WM  
74LVTH373SJ  
74LVTH373MTC  
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300” Wide  
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
M20D  
MTC20  
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  
Logic Symbols  
IEEE/IEC  
© 1999 Fairchild Semiconductor Corporation  
DS012015  
www.fairchildsemi.com  

74LVT373WM 替代型号

型号 品牌 替代类型 描述 数据表
74LVTH373WM FAIRCHILD

完全替代

Low Voltage Octal Transparent Latch with 3-STATE Outputs
SN74LVTH373DW TI

功能相似

3.3-V ABT OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

与74LVT373WM相关器件

型号 品牌 获取价格 描述 数据表
74LVT373WMX ONSEMI

获取价格

低压八路透明锁存器(带3态输出)
74LVT374 NXP

获取价格

3.3V Octal D-type flip-flop; positive-edge trigger 3-State
74LVT374 FAIRCHILD

获取价格

Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs
74LVT374_08 FAIRCHILD

获取价格

Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs
74LVT374D NXP

获取价格

3.3V Octal D-type flip-flop; positive-edge trigger 3-State
74LVT374D,112 NXP

获取价格

74LVT374 - 3.3 V octal D-type flip-flop; 3-state SOP 20-Pin
74LVT374D,118 NXP

获取价格

74LVT374 - 3.3 V octal D-type flip-flop; 3-state SOP 20-Pin
74LVT374DB NXP

获取价格

3.3V Octal D-type flip-flop; positive-edge trigger 3-State
74LVT374DB,112 NXP

获取价格

74LVT374 - 3.3 V octal D-type flip-flop; 3-state SSOP2 20-Pin
74LVT374DB,118 NXP

获取价格

74LVT374 - 3.3 V octal D-type flip-flop; 3-state SSOP2 20-Pin