5秒后页面跳转
74LVT16646ADGG-T PDF预览

74LVT16646ADGG-T

更新时间: 2024-09-15 13:02:11
品牌 Logo 应用领域
恩智浦 - NXP 总线收发器
页数 文件大小 规格书
21页 112K
描述
IC LVT SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, TRUE OUTPUT, PDSO56, Bus Driver/Transceiver

74LVT16646ADGG-T 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:TransferredReach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.19
Is Samacsys:N其他特性:DIRECTION CONTROL; SELECT INPUT FOR MULTIPLEXED TRANSMISSION OF REGISTERED OR REAL TIME DATA
系列:LVTJESD-30 代码:R-PDSO-G56
JESD-609代码:e4长度:14 mm
逻辑集成电路类型:REGISTERED BUS TRANSCEIVER湿度敏感等级:1
位数:8功能数量:2
端口数量:2端子数量:56
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):5.2 ns
认证状态:Not Qualified座面最大高度:1.2 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2.7 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:BICMOS温度等级:INDUSTRIAL
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:0.5 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:6.1 mm
Base Number Matches:1

74LVT16646ADGG-T 数据手册

 浏览型号74LVT16646ADGG-T的Datasheet PDF文件第2页浏览型号74LVT16646ADGG-T的Datasheet PDF文件第3页浏览型号74LVT16646ADGG-T的Datasheet PDF文件第4页浏览型号74LVT16646ADGG-T的Datasheet PDF文件第5页浏览型号74LVT16646ADGG-T的Datasheet PDF文件第6页浏览型号74LVT16646ADGG-T的Datasheet PDF文件第7页 
74LVT16646A  
3.3 V 16-bit bus transceiver; 3-state  
Rev. 03 — 12 January 2005  
Product data sheet  
1. General description  
The 74LVT16646A is a high-performance BiCMOS product designed for VCC operation at  
3.3 V. This device is a 16-bit transceiver featuring non-inverting 3-state bus compatible  
outputs in both send and receive directions. The control function implementation  
minimizes external timing requirements. The device features an output enable (OE) input  
for easy cascading and a direction (DIR) input for direction control.  
Data on bus A or bus B is clocked into the registers on the LOW-to-HIGH transition of the  
appropriate clock (CPAB or CPBA). The select control (SAB and SBA) inputs can  
multiplex stored and real-time (transparent mode data).  
2. Features  
16-bit universal bus interface  
3-state buffers  
Output capability: from +64 mA to 32 mA  
TTL input and output switching levels  
Input and output interface capability to systems at 5 V supply  
Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused  
inputs  
Live insertion and extraction permitted  
No bus-current loading when output is tied to 5 V bus  
Power-up reset  
Power-up 3-state  
Latch-up protection exceeds 500 mA per JESD78  
ESD protection:  
MIL STD 883 Method 3 015: exceeds 2000 V  
Machine model: exceeds 200 V  

与74LVT16646ADGG-T相关器件

型号 品牌 获取价格 描述 数据表
74LVT16646ADG-T NXP

获取价格

IC LVT SERIES, DUAL 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO56, Bus Driver/Transceiver
74LVT16646ADL NXP

获取价格

3.3V ABT 16-bit bus transceiver 3-State
74LVT16646ADL,112 NXP

获取价格

74LVT16646A - 3.3 V 16-bit bus transceiver; 3-state SSOP 56-Pin
74LVT16646ADL,512 NXP

获取价格

74LVT16646A - 3.3 V 16-bit bus transceiver; 3-state SSOP 56-Pin
74LVT16646ADL,518 NXP

获取价格

74LVT16646A - 3.3 V 16-bit bus transceiver; 3-state SSOP 56-Pin
74LVT16646ADL-T ETC

获取价格

Dual 8-bit Bus Transceiver
74LVT16646MEA FAIRCHILD

获取价格

Low Voltage 16-Bit Transceiver/Register with 3-STATE Outputs
74LVT16646MEAX ETC

获取价格

Dual 8-bit Bus Transceiver
74LVT16646MTD FAIRCHILD

获取价格

Low Voltage 16-Bit Transceiver/Register with 3-STATE Outputs
74LVT16646MTDX ETC

获取价格

Dual 8-bit Bus Transceiver